CMOS SCALING FOR HIGH-PERFORMANCE AND LOW-POWER - THE NEXT 10 YEARS

被引:207
作者
DAVARI, B
DENNARD, RH
SHAHIDI, GG
机构
[1] IBM Semiconductor Research and Development Center (SRDC), T. J. Watson Research Center, Yorktown Heights
关键词
D O I
10.1109/5.371968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A guideline for scaling of CMOS technology for logic applications such as microprocessors is presented covering the next ten years, assuming that the lithography and base process development driven by DRAM continues on the same three-year cycle as in the past. This paper emphasizes the importance of optimizing the choice of power-supply voltage. Two CMOS device and voltage scaling scenarios are described, one optimized for highest speed and the other trading off speed improvement for much lower power. It is shown that the low power scenario is quite close to the original constant electric-field scaling theory. CMOS technologies ranging from 0.25 mu m channel length at 2.5 V down to sub-0.1 mu m at I V are presented and power density is compared for the two scenarios. Scaling of the threshold voltage along with the power supply voltage will lead to a substantial rise in standby power compared to active power, and some tradeoffs of performance and/or changes in design methods must be made. Key technology elements and their impact on scaling ave discussed. It is shown that a speed improvement of about 7x and over two orders of magnitude improvement in power-delay product (mW/MIPS) are expected by scaling of bulk CMOS down to the sub-0.1 pm regime as compared with today's high performance 0.6 mu m devices at 5 V. However, the power density rises by a factor of 4x for the high-speed scenario. The status of the silicon-on-insulator (SOI) approach to scaled CMOS is also reviewed, showing the potential for about 3x savings in power compared to the bulk case at the same speed.
引用
收藏
页码:595 / 606
页数:12
相关论文
共 44 条
  • [1] GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN
    BACCARANI, G
    WORDEMAN, MR
    DENNARD, RH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) : 452 - 462
  • [2] Chan T. Y., 1987, IEDM TECH DIG, P718
  • [3] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [4] LOW-VOLTAGE HOT-ELECTRON CURRENTS AND DEGRADATION IN DEEP-SUBMICROMETER MOSFETS
    CHUNG, JE
    JENG, MC
    MOON, JE
    KO, PK
    HU, CM
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (07) : 1651 - 1657
  • [5] CULLEN GW, 1994, SILICON INSULATOR TE, P5
  • [6] A HIGH-PERFORMANCE 0.25-MU-M CMOS TECHNOLOGY .2. TECHNOLOGY
    DAVARI, B
    CHANG, WH
    PETRILLO, KE
    WONG, CY
    MOY, D
    TAUR, Y
    WORDEMAN, MR
    SUN, JYC
    HSU, CCH
    POLCARI, MR
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) : 967 - 975
  • [7] Davari B., 1988, International Electron Devices Meeting. Technical Digest (IEEE Cat. No.88CH2528-8), P56, DOI 10.1109/IEDM.1988.32749
  • [8] DAVARI B, 1993, IEDM SHORT COURSE
  • [9] DAVARI B, 1992, 22 P ESSDERC, P649
  • [10] DAVARI B, 1994 P IEEE CICC, P3