DELAY-TIME OPTIMIZATION FOR DRIVING AND SENSING OF SIGNALS ON HIGH-CAPACITANCE PATHS OF VLSI SYSTEMS

被引:6
作者
MOHSEN, AM [1 ]
MEAD, CA [1 ]
机构
[1] CALTECH,DEPT COMP SCI,PASADENA,CA 91125
关键词
D O I
10.1109/JSSC.1979.1051198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transmission of signals on large capacitance paths in a VLSI system may result in substantial degradation of the overall system performance. In this paper minimization of the delay times associated with driving and sensing signals from large capacitance paths by optimizing the fan-out factor of the driver stages, the gain of the input sensing stages, and the path voltage swing are examined. Examples of driving signals on a high capacitance path with two driving schemes are: a push-pull depletion-load driver chain and a fixed driver; and of sensing signals with two sensing schemes: a single-ended depletion-load inverter input stage and a balanced regenerative strobed latch are presented. We conclude that minimum delay time is achieved when the delay times of the successive stages of the driver chain, the high capacitance path, and the input sensing, stage are comparable. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:462 / 470
页数:9
相关论文
共 3 条
[1]   OPTIMIZATION OF LATCHING PULSE FOR DYNAMIC FLIP-FLOP SENSORS [J].
LYNCH, WT ;
BOLL, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (02) :49-55
[2]  
Mead C., 1978, INTRO VLSI SYSTEMS
[3]   HIGH-PERFORMANCE NMOS OPERATIONAL-AMPLIFIER [J].
SENDEROWICZ, D ;
HODGES, DA ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (06) :760-766