SUBSTRATE BIAS EFFECTS ON DRAIN-INDUCED BARRIER LOWERING IN SHORT-CHANNEL PMOS DEVICES

被引:22
作者
DEEN, MJ
YAN, ZX
机构
[1] School of Engineering Science, Simon Fraser University, Barnaby, BC
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/16.55758
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Detailed results on the substrate biasing characteristics of the drain-induced barrier lowering (DIBL) effect in short-channel PMOS devices are presented. It was found that, as the channel length decreased, the threshold voltage shift caused by DIBL first increased with increasing substrate bias and then decreased as the channel length decreased further. The channel length (LINT) corresponding to an almost zero change of the DIBL variation with substrate bias was found to be between 0.78 to 0.90 μm for our PMOS devices. This change in DIBL with substrate bias for devices with varying L can be explained as the transition of the surface DIBL effect to the subsurface DIBL effect and the onset of the punchthrough effect. Based on the experimental results, a new empirical model for describing this substrate bias characteristic of the DIBL effect is developed. Two empirical parameters, α and β are introduced, and they are linearly related to the substrate bias voltage. An analytical expression for LINT is then derived from this new model. Simulations were also carried out using the two-dimensional device numerical program MINIMOS 4.0 with the emphasis on the boron-implant channel doping profile. These simulations showed that the above two parameters, α and β are very sensitive to both the implant dose and the implant energy variation. © 1990 IEEE
引用
收藏
页码:1707 / 1713
页数:7
相关论文
共 21 条
[1]   SURFACE MOBILITY IN N+ AND P+ DOPED POLYSILICON GATE PMOS TRANSISTORS [J].
AMM, DT ;
MINGAM, H ;
DELPECH, P ;
DOUVILLE, TT .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (05) :963-968
[2]   DRAIN-INDUCED BARRIER-LOWERING ANALYSIS IN VLSI MOSFET DEVICES USING TWO-DIMENSIONAL NUMERICAL SIMULATIONS [J].
CHAMBERLAIN, SG ;
RAMANAN, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (11) :1745-1753
[3]  
DEEN MJ, 1989, 1989 P CAN C VER LAR, P139
[4]   1 MU-M MOSFET VLSI TECHNOLOGY .2. DEVICE DESIGNS AND CHARACTERISTICS FOR HIGH-PERFORMANCE LOGIC APPLICATIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
WALKER, EJ ;
COOK, PW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (04) :325-333
[5]   A PARAMETRIC SHORT-CHANNEL MOS-TRANSISTOR MODEL FOR SUBTHRESHOLD AND STRONG INVERSION CURRENT [J].
GROTJOHN, T ;
HOEFFLINGER, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (01) :100-112
[6]   HOT-ELECTRON-INDUCED PUNCHTHROUGH (HEIP) EFFECT IN SUBMICROMETER PMOSFETS [J].
KOYANAGI, M ;
LEWIS, AG ;
MARTIN, RA ;
HUANG, TY ;
CHEN, JY .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (04) :839-844
[7]   CHARACTERISTICS AND LIMITATION OF SCALED-DOWN MOSFETS DUE TO 2-DIMENSIONAL FIELD-EFFECT [J].
MASUDA, H ;
NAKAI, M ;
KUBO, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (06) :980-986
[8]   PERFORMANCE LIMITS OF CMOS ULSI [J].
PFIESTER, JR ;
SHOTT, JD ;
MEINDL, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) :253-263
[9]   TWO-DIMENSIONAL ANALYTICAL MODELING OF THRESHOLD VOLTAGES OF SHORT-CHANNEL MOSFETS [J].
POOLE, DR ;
KWONG, DL .
IEEE ELECTRON DEVICE LETTERS, 1984, 5 (11) :443-446
[10]  
SELBERHERR S, 1988, ELECTROCH SOC P, V88, P43