CURRENT-MODE ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS

被引:85
作者
NAIRN, DG [1 ]
SALAMA, CAT [1 ]
机构
[1] UNIV TORONTO, DEPT ELECT ENGN, TORONTO M5S 1A4, ONTARIO, CANADA
关键词
D O I
10.1109/4.58292
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A current-mode technique for the design of algorithmic ADC’s is presented. The current-mode technique allows the necessary voltage swing for a given dynamic range to be reduced while at the same time eliminating the need for large capacitors on which to store the signal. Consequently, the resulting ADC’s can be made very small and yet still capable of providing high sampling rates. In this paper the advantages and disadvantages of different current mirror structures for use in the ADC’s are discussed. Experimental results for ADC’s fabricated using a 3-μn CMOS process are reported, including an 8-b ADC which displayed a sampling rate of 500 kHz and a total circuit area of under 0.75 mm2. © 1990 IEEE
引用
收藏
页码:997 / 1004
页数:8
相关论文
共 12 条
[1]  
BLAUSCHILD RA, 1983, ISSCC DIG TECH PAPER, P178
[2]   CHARACTERIZATION AND MODELING OF MISMATCH IN MOS-TRANSISTORS FOR PRECISION ANALOG DESIGN [J].
LAKSHMIKUMAR, KR ;
HADAWAY, RA ;
COPELAND, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :1057-1066
[3]   A RATIO-INDEPENDENT ALGORITHMIC ANALOG-TO-DIGITAL CONVERSION TECHNIQUE [J].
LI, PW ;
CHIN, MJ ;
GRAY, PR ;
CASTELLO, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :828-836
[4]   ALL-MOS CHARGE REDISTRIBUTION ANALOG-TO-DIGITAL CONVERSION TECHNIQUES .1. [J].
MCCREARY, JL ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, 10 (06) :371-379
[5]   HIGH-RESOLUTION, CURRENT-MODE A/D CONVERTERS USING ACTIVE CURRENT MIRRORS [J].
NAIRN, DG ;
SALAMA, CAT .
ELECTRONICS LETTERS, 1988, 24 (21) :1331-1332
[6]   ALGORITHMIC ANALOG DIGITAL CONVERTER BASED ON CURRENT MIRRORS [J].
NAIRN, DG ;
SALAMA, CAT .
ELECTRONICS LETTERS, 1988, 24 (08) :471-472
[7]  
NAIRN DG, 1988 P INT S CIRC S, P2573
[8]   A CYCLIC A/D CONVERTER THAT DOES NOT REQUIRE RATIO-MATCHED COMPONENTS [J].
ONODERA, H ;
TATEISHI, T ;
TAMARU, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) :152-158
[9]   A SECOND-GENERATION CURRENT CONVEYOR AND ITS APPLICATIONS [J].
SEDRA, A ;
SMITH, KC .
IEEE TRANSACTIONS ON CIRCUIT THEORY, 1970, CT17 (01) :132-&
[10]   RANDOM ERROR EFFECTS IN MATCHED MOS CAPACITORS AND CURRENT SOURCES [J].
SHYU, JB ;
TEMES, GC ;
KRUMMENACHER, F .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :948-955