INTERCONNECTION NETWORKS - PHYSICAL DESIGN AND PERFORMANCE ANALYSIS

被引:5
作者
FRANKLIN, MA [1 ]
DHAR, S [1 ]
机构
[1] WASHINGTON UNIV,CTR COMP SYST DESIGN,DEPT COMP SCI,ST LOUIS,MO 63130
关键词
COMPUTER ARCHITECTURE;
D O I
10.1016/0743-7315(86)90021-3
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper considers various physical constraints which influence the design of interconnection networks used in multiprocessor systems. Design expressions are presented for implementing an N log N packet passing interconnection network composed of circuit switched crossbar chip modules. Expressions reflecting chip level and board level pin and area constraints are derived and used to determine the network delay expected at a given clock frequency. Logic and memory delay, signal path delay, clock skew, and clock distribution delay parameters are defined and used to determine the maximum frequency which can be obtained with a given design. An example 2048 multiplied by 2048 network design is considered. This example indicates that using aggressive packaging and MOS technology, a clock frequency of about 40 Mhz is achievable.
引用
收藏
页码:352 / 372
页数:21
相关论文
共 27 条
  • [1] BASSETT PD, 1986, 4TH P MIT C ADV RES, P219
  • [2] BENES VE, 1965, MATH THEORY CONNECTI
  • [3] BROWNING SA, 1980, THESIS CALTECH PASAD
  • [4] DIAS DC, 1981, IEEE T COMPUT, V30, P331
  • [5] FISHER AL, 1985, IEEE T COMPUT, V34, P734, DOI 10.1109/TC.1985.1676619
  • [6] FRANKLIN MA, 1981, IEEE T COMPUT, V30, P283, DOI 10.1109/TC.1981.1675776
  • [7] FRANKLIN MA, 1982, IEEE T COMPUT, V31, P1109, DOI 10.1109/TC.1982.1675927
  • [8] GOKE LR, 1973, 1ST P ANN S COMP ARC, P21
  • [9] GOTTLIEB A, 1983, IEEE T COMPUT FEB, P175
  • [10] HOROWITZ E, 1981, IEEE T COMPUT, V30, P247, DOI 10.1109/TC.1981.1675772