A digital signal processor with programmable correlator array architecture for third generation wireless communication system

被引:40
作者
Chen, CK [1 ]
Tseng, PC
Chang, YC
Chen, LG
机构
[1] VIVOTEK Inc, DSP Grp, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Grad Inst Elect Engn, Taipei 106, Taiwan
关键词
digital signal processor; programmable correlator array; third generation wireless communication system;
D O I
10.1109/82.988936
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a digital signal processor (DSP) with programmable correlator array architecture is presented for third generation wireless communication system. The programmable correlator array can be reconfigured as a chip match filter, code group detector, scrambling code detector, and RAKE receiver with low power consideration. The architecture and instruction set of the proposed DSP are specially designed for several key operations of wireless communications, such as channel estimation for RAKE combining, Viterbi algorithm and finite-impulse response filtering. According to the performance evaluation results, the proposed DSP outperforms other previously presented communication digital signal processors in terms of several crucial operations of wireless applications. A chip of the proposed DSP was implemented using hybrid design method where the timing critical components were full-custom designed and the other parts were cell-based designed under TSMC 0.35-mum CMOS 1P4M technology. We believe that the proposed system architecture would be useful for upcoming 3G mobile terminal applications.
引用
收藏
页码:1110 / 1120
页数:11
相关论文
共 25 条
[1]  
AHN SH, 1999, P IEEE INT S CIRC SY, V4, P576
[2]   WCDMA - The radio interface for future mobile multimedia communications [J].
Dahlman, E ;
Beming, P ;
Knutsson, J ;
Ovesjo, F ;
Persson, M ;
Roobol, C .
IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 1998, 47 (04) :1105-1118
[3]  
Deng C., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P42, DOI 10.1109/LPE.1999.799407
[4]  
DOHI T, 1996, P VEH TECHN C ATL GA, P889
[5]  
DU J, 2000, IEEE SIGNAL PROCESSI, P16
[6]   A design study of a 0.25-μm video signal processor [J].
Dutta, S ;
O'Connor, KJ ;
Wolf, W ;
Wolfe, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (04) :501-519
[7]  
*ETSI, 1997, 3006 UMTS ETSI
[8]   A differentially coherent delay-locked loop for spread-spectrum tracking receivers [J].
Fan, CC ;
Tsai, Z .
IEEE COMMUNICATIONS LETTERS, 1999, 3 (10) :282-284
[9]   VITERBI ALGORITHM [J].
FORNEY, GD .
PROCEEDINGS OF THE IEEE, 1973, 61 (03) :268-278
[10]  
*GEN PACK RAD SERV, 1997, IS0260V500 GPRS ETSI