Design of high-performance CMOS priority encoders and incrementer/decrementers using multilevel lookahead and multilevel folding techniques

被引:41
作者
Huang, CH [1 ]
Wang, JS [1 ]
Huang, YC [1 ]
机构
[1] Natl Chung Cheng Univ, Inst Elect Engn, Chiayi 621, Taiwan
关键词
CMOS dynamic circuit; incrementer/decrementer; multilevel lookahead; multilevel folding; priority encoder;
D O I
10.1109/4.974546
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Lookahead signals to form the multilevel folding architecture for priority-encoding-based designs was used to improve the performance to the order of O (log N). Analysis showed that both the multilevel lookahead and the multilevel folding techniques could be easily merged and implemented in the dynamic CMOS circuits. For the 256-bit priority encoder, the new design adopting all the proposed techniques can achieve nearly ten times performance while spending nearly half the power consumption as compared to the conventional design, utilizing only a simple lookahead structure. For the 64-bit incrementer/decrementer, the new design adopting all the proposed techniques requires less than one-third delay time as compared to a high-speed carry-select adder (CSA)-based incrementer/decrementer. The power consumption evaluated at the maximum operating frequency and the transistor count of the new incrementer/decrementer are also reduced to 67% and 35%, respectively, as compared to the CSA-based design. The measurement results indicate that the proposed 256-bit priority encoder and the proposed 64-bit incrementer/decrementer can operate up to 116 and 139 MHz, respectively, when they are designed based on a 0.6-mum CMOS technology.
引用
收藏
页码:63 / 76
页数:14
相关论文
共 9 条
[1]  
Chung-Hsun Huang, 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196), P88, DOI 10.1109/ISCAS.2001.922177
[2]   High-performance encoder with priority lookahead [J].
Delgado-Frias, Jose G., 2000, IEEE, Piscataway, NJ, United States (47)
[3]  
HASHEMIAN R, 1991, PROCEEDINGS OF THE 33RD MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, P866, DOI 10.1109/MWSCAS.1990.140858
[4]   AN 8-KBIT CONTENT-ADDRESSABLE AND REENTRANT MEMORY [J].
KADOTA, H ;
MIYAKE, J ;
NISHIMICHI, Y ;
KUDOH, H ;
KAGAWA, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) :951-957
[5]   A flexible bit-pattern associative router for interconnection networks [J].
Summerville, DH ;
DelgadoFrias, JG ;
Vassiliadis, S .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1996, 7 (05) :477-485
[6]  
*TAIW SEM MAN CORP, 1996, 0 6 MUM CMOS ASIC PR
[7]   High-speed and low-power CMOS priority encoders [J].
Wang, JS ;
Huang, CH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) :1511-1514
[8]  
WESTE NHE, 1993, PRINCIPLES CMOS VLSI, pCH8
[9]  
[No title captured]