A 1-MHz zero-voltage-switching asymmetrical half-bridge DC/DC converter: Analysis and design

被引:58
作者
Xu, XY [1 ]
Khambadkone, AM [1 ]
Leong, TM [1 ]
Otuganti, R [1 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
关键词
asymmetrical half-bridge (AHB) topology; pulse-width modulated (PWM); zero-voltage switching (ZVS);
D O I
10.1109/TPEL.2005.861109
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The asymmetrical half-bridge (AHB) topology discussed in this paper is one of the complementary driven pulse-width modulated converter topologies, which presents an inherent zero-voltage switching (ZVS) capability. In the previous work, the ideal operation of the converter and the ZVS realization process have been analyzed. However, the influence of the circuit parasitics on the output voltage drop and the design constraints of the circuit parameters to ensure the ZVS operation have not been investigated. The minimum load needed to ensure the ZVS operation is also not readily available. This paper presents a detailed and practical design for a 1-MHz AHB converter. A revised voltage transfer ratio of the converter is derived considering the influence of circuit parasitics and the ZVS transition. Two circuit parameters responsible for maintaining the ZVS operation are the transformer leakage inductance and the interlock delay time between the gate signals of two switches. A design method of the two parameters is proposed, which can ensure the ZVS transition. The possible ZVS range of the load variation is also investigated. A 50-W AHB converter with 1-MHz switching frequency was constructed, and a maximum efficiency of 91% was achieved.
引用
收藏
页码:105 / 113
页数:9
相关论文
共 11 条
  • [1] Chen WY, 2001, APPL POWER ELECT CO, P703, DOI 10.1109/APEC.2001.912446
  • [2] EBERLE W, 2001, P IND APPL C, V4, P2232
  • [3] *EPCOS AG, SIF MAT
  • [4] GARCIA O, 1995, IEEE POWER ELECTRON, P286, DOI 10.1109/PESC.1995.474825
  • [5] ASYMMETRICAL DUTY CYCLE PERMITS ZERO SWITCHING LOSS IN PWM CIRCUITS WITH NO CONDUCTION LOSS PENALTY
    IMBERTSON, P
    MOHAN, N
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1993, 29 (01) : 121 - 125
  • [6] LI X, 1996, P IEEE INTELEC, P476
  • [7] Mohan N., 2003, Power electronics: converters, applications, and design, V3
  • [8] Soft-switched DC/DC converter with PWM control
    Oruganti, R
    Heng, PC
    Guan, JTK
    Choy, LA
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 1998, 13 (01) : 102 - 114
  • [9] *PHIL CORP, 1988, PHIL DAT HDB FERR PO
  • [10] An asymmetrical half bridge DC-DC converter: Close loop design in frequency domain
    Xu, XY
    Khambadkone, AM
    Oruganti, R
    [J]. PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, : 1642 - 1647