A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS

被引:17
作者
Cong, HI [1 ]
Logan, SM
Loinaz, MJ
O'Brien, KJ
Perry, EE
Polhemus, GD
Scoggins, JE
Snowdon, KP
Ward, MG
机构
[1] Agere Syst, Murray Hill, NJ 07974 USA
[2] Agers Syst, Andover, MA 01810 USA
[3] Agere Syst, Holmdel, NJ 07733 USA
[4] Agere Syst, Portland, ME 04106 USA
[5] Agere Syst, Reading, PA 19612 USA
关键词
clock generator; integrated circuits; multiplexing; OC192; oscillators; phase-locked loops; SiGe;
D O I
10.1109/4.972145
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-Gb/s 16:1 multiplexer, 10-GHz clock generator phase-locked loop (PLL), and 6 x 16 b input data buffer are integrated in a 0.25-mum SiGe BICMOS technology. The chip multiplexes 16 parallel input data streams each at 622 Mb/s into a 9.953-Gb/s serial output stream. The device also produces a 9.953-GHz output clock from a 622- or 155-MHz reference frequency. The on-board 10-GHz voltage-controlled oscillator (VCO) has a +/- 10% tuning range allowing the chip to accommodate both the SONET/SDH data rate of 9.953 Gb/s and a forward error correction coding rate of 10.664 Gb/s. The 6 x 16 b input data buffer accommodates +/-2.4 ns of parallel input data phase drift at 622 Mb/s. A delay-locked loop (DLL) in the input data buffer allows the support of multiple input clocking modes. Using a clock generator PLL bandwidth of 6 MHz, the 9.953-GHz output clock exhibits a generated jitter of less than 0.05 UIP-P over a 50-kHz to 80-MHz bandwidth and jitter peaking of less than 0.05 dB.
引用
收藏
页码:1946 / 1953
页数:8
相关论文
共 8 条
[1]   CLOCK RECOVERY FROM RANDOM BINARY SIGNALS [J].
ALEXANDER, JDH .
ELECTRONICS LETTERS, 1975, 11 (22) :541-542
[2]   SILICON BIPOLAR CHIPSET FOR SONET/SDH 10-GB/S FIBEROPTIC COMMUNICATION LINKS [J].
ANDERSSON, LI ;
RUDBERG, BGR ;
LEWIN, PT ;
REED, MD ;
PLANER, SM ;
SUNDARAM, SL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :210-218
[3]  
Hajimiri Ali., 1999, The Design of Low Noise Oscillators
[4]  
HOROWITZ M, 1990, ISSCC FEB, P68
[5]  
*IEEE, 1996, 159631996 IEEE
[6]  
King C. A., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P565, DOI 10.1109/IEDM.1999.824217
[7]  
*OPT INT FOR PHYS, 2000, OIFSF14010 OPT INT F
[8]  
TELC TECHN, 2000, GR253CORE TELC TECHN