Performance Improvement of a Prefiltered Synchronous-Reference-Frame PLL by Using a PID-Type Loop Filter

被引:127
作者
Golestan, Saeed [1 ]
Monfared, Mohammad [2 ]
Freijedo, Francisco D. [3 ]
Guerrero, Josep M. [4 ,5 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Abadan 6317836531, Iran
[2] Ferdowsi Univ Mashhad, Fac Engn, Dept Elect Engn, Mashhad 9177948974, Iran
[3] Gamesa Innovat & Technol, Madrid 28043, Spain
[4] Aalborg Univ, Dept Energy Technol, DK-9220 Aalborg, Denmark
[5] Tech Univ Catalonia, Escola Ind, Dept Automat Control Syst & Comp Engn, Barcelona 08036, Spain
关键词
Loop filter (LF); proportional-integral-derivative (PID) controller; synchronization; synchronous-reference-frame phase-locked loop (SRF-PLL); PHASE-LOCKED LOOP; GRID SYNCHRONIZATION; 3-PHASE; CONVERTERS; COMPLEX;
D O I
10.1109/TIE.2013.2282607
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Control Parameters design of a three-phase synchronous reference frame phase locked loop (SRF-PLL) with a prefiltering stage (acting as the sequence separator) is not a trivial task. The conventional way to deal with this problem is to neglect the interaction between the SRF-PLL and prefiltering stage, and treat them as two separate systems. This approach, although very simple, is not optimum as the prefiltering stage and the SRF-PLL may have comparable dynamics. The aim of this paper is to develop a systematic and efficient approach to design the control parameters of the SRF-PLL with prefiltering stage. To this end, the paper first optimizes the performance of the prefiltering stage in detection of the sequence components. The paper then proceeds to reduce the interaction between the prefiltering stage and SRF-PLL, which is achieved by employing a derivative-filtered proportional-integral-derivative controller as the loop filter (instead of the commonly adopted proportional-integral controller) and arranging a pole-zero cancellation. The suggested method is simple and efficient, and is applicable to the joint operation of different sequence separation techniques and the SRF-PLL. The effectiveness of the suggested design approach is confirmed through extensive experimental results.
引用
收藏
页码:3469 / 3479
页数:11
相关论文
共 29 条
[1]  
[Anonymous], 34 IAS ANN M C REC 1
[2]  
[Anonymous], IEEE T POWE IN PRESS
[3]  
[Anonymous], 37 IEEE POW EL SPEC
[4]  
[Anonymous], 37 IEEE PESC IEEE PO
[5]  
Blanco C, 2012, IEEE ENER CONV, P196, DOI 10.1109/ECCE.2012.6342823
[6]   Analysis and Experimental Validation of Control Systems for Four-Leg Matrix Converter Applications [J].
Cardenas, Roberto ;
Juri, Carlos ;
Pena, Ruben ;
Clare, Jon ;
Wheeler, Patrick .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (01) :141-153
[7]   A phase tracking system for three phase utility interface inverters [J].
Chung, SK .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2000, 15 (03) :431-438
[8]   Fixed-Reference-Frame Phase-Locked Loop for Grid Synchronization Under Unbalanced Operation [J].
Escobar, Gerardo ;
Martinez-Montejano, Misael F. ;
Valdez, Andres A. ;
Martinez, Panfilo R. ;
Hernandez-Gomez, Michael .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (05) :1943-1951
[9]   Tuning of Phase-Locked Loops for Power Converters Under Distorted Utility Conditions [J].
Freijedo, Francisco D. ;
Doval-Gandoy, Jesus ;
Lopez, Oscar ;
Acha, Enrique .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2009, 45 (06) :2039-2047
[10]  
Gardner FM, 2005, PHASELOCK TECHNIQUES, 3RD EDITION, P1, DOI 10.1002/0471732699