Clock jitter and quantizer metastability in continuous-time delta-sigma modulators

被引:162
作者
Cherry, JA [1 ]
Snelgrove, WM [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
delta-sigma modulation; jitter; metastability;
D O I
10.1109/82.769775
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance of continuous-time (CT) delta-sigma modulators (Delta Sigma M's) suffers more severely from time jitter in the quantizer clock than discrete-time designs. Clock jitter adds a random phase modulation to the modulator feedback signal, which whitens the quantization noise in the band of interest and hence degrades converter resolution. Even with a perfectly uniform sampling clock, a similar whitening can be caused by metastability in the quantizer: a real quantizer has finite regeneration gain, and thus, quantizer inputs near zero take longer to resolve. This paper quantifies the performance lost due to clock jitter in a practical integrated CT Delta Sigma M clocked with an on-chip voltage-controlled oscillator. It also characterizes metastability in a practical integrated quantizer using the quantizer output zero-crossing time and rise time as a function of both quantizer input voltage and the slope of the input voltage at the sampling instant, and predicts the maximum-achievable performance of a practical CT Delta Sigma M given jitter and metastability constraints.
引用
收藏
页码:661 / 676
页数:16
相关论文
共 29 条
[1]  
ADAMS RW, 1986, J AUDIO ENG SOC, V34, P153
[2]  
[Anonymous], P S VLSI CIRC JUN
[3]   FFT PROCESSING OF RANDOMLY SAMPLED HARMONIC SIGNALS [J].
BERKOVITZ, A ;
RUSNAK, I .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (11) :2816-2819
[4]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[5]  
Candy J.C., 1992, Oversampling delta-sigma data converters: Theory, design, and simulation
[6]   A HIGHER-ORDER TOPOLOGY FOR INTERPOLATIVE MODULATORS FOR OVERSAMPLING A/D CONVERTERS [J].
CHAO, KCH ;
NADEEM, S ;
LEE, WL ;
SODINI, CG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (03) :309-318
[7]   Signal-dependent timing jitter in continuous-time ΣΔ modulators [J].
Cherry, JA ;
Snelgrove, WM ;
Schvan, P .
ELECTRONICS LETTERS, 1997, 33 (13) :1118-1119
[8]   Excess loop delay in continuous-time delta-sigma modulators [J].
Cherry, JA ;
Snelgrove, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (04) :376-389
[9]  
CHERRY JA, 1998, THESIS CARLETON U OT
[10]  
DAUPHINEE PL, 1998, COMMUNICATION