A 2.5-Gb/s clock and data recovery IC with tunable jitter characteristics for use in LAN'S and WAN's

被引:16
作者
Kishine, K [1 ]
Ishihara, N
Takiguchi, K
Ichino, H
机构
[1] NTT, Network Innovat Labs, Kanagawa 2390847, Japan
[2] NTT, Optoelect Labs, Atsugi, Kanagawa 24301, Japan
[3] NTT Elect Corp, Atsugi, Kanagawa 2430032, Japan
关键词
clock and data recovery (CDR); IC; jitter suppression; local-area network (LAN); low jitter; phase-locked loop (PLL); transmission receiver; wide-area network (WAN); 2.5 Gb s;
D O I
10.1109/4.766814
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2,5-Gb/s monolithic clock and data recovery (CDR) IC using the phase-locked loop (PLL) technique is fabricated using Si bipolar technology. The output jitter characteristics of the CDR can be controlled by designing the loop-gain design and by using the switched-filter PLL technique, The CDR IC can be used in local area networks (LAN's) and in long-haul backbone networks or wide-area networks (WAN's). Its power consumption is only 0.4 W, For LAN's, the jitter generation of the CDR when the loop gain is optimized is 1.2 ps (0.003 UI), The jitter characteristics of the CDR optimized for WAN's meet all three types of STM-16 jitter specifications given in ITU-T Recommendation G.958. This is the first report on a CDR that can be used for both LAN's and WAN's. This paper also describes the design method of the jitter characteristics of the CDR for LAN's and WAN's.
引用
收藏
页码:805 / 812
页数:8
相关论文
共 6 条
[1]  
BLANCHARD A, 1976, PHASE LOCKED LOOPS, pCH8
[2]   A MONOLITHIC 156-MB/S CLOCK AND DATA RECOVERY PLL CIRCUIT USING THE SAMPLE-AND-HOLD TECHNIQUE [J].
ISHIHARA, N ;
AKAZAWA, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) :1566-1571
[3]   Jitter-suppressed low-power 2.5Gbit/s clock and data recovery IC without high-Q components [J].
Kishine, K ;
Ishihara, N ;
Ichino, H .
ELECTRONICS LETTERS, 1997, 33 (18) :1545-1547
[4]   A PLL-BASED 2.5-GB/S GAAS CLOCK AND DATA REGENERATOR-IC [J].
RANSIJN, H ;
OCONNOR, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (10) :1345-1353
[5]  
WALKER R, 1997, IEEE INT SOL STAT CI, P246
[6]  
YAMAGUCHI C, 1993, PROCEEDINGS OF THE 1993 BIPOLAR/BICOMS CIRCUITS AND TECHNOLOGY MEETING, P63, DOI 10.1109/BIPOL.1993.617470