An on-line testable UART implemented using IFIS

被引:3
作者
Yeandel, J
Thulborn, D
Jones, S
机构
来源
15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 1997年
关键词
D O I
10.1109/VTEST.1997.600301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a complex integrated circuit realised through a novel on-line test methodology. The circuit and its exact conventional equivalent both have been realised in FPGA technology. As such it represents one of the more complex designs realised to date using on-line test approaches. The approach used - IFIS incorporates dual-rail coding of individual data and a handshaking protocol, which substantially simplifies the detection of failure. Details of the IFIS methodology are given. The IFIS and conventional re-design of a commercial UART are reported, focusing on methodological issues as well as size and speed. Output traces are shown for the IFIS UART on FPGA operating under fault-free conditions and with deliberate failures injected.
引用
收藏
页码:344 / 349
页数:6
相关论文
empty
未找到相关数据