An area efficient 128 channel counter chip

被引:23
作者
Fischer, P
机构
[1] Physikalisches Institut, Universität Bonn, Bonn
关键词
D O I
10.1016/0168-9002(96)00200-8
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
A shift register of N bit length can be configured (for most N) with a single exclusive-OR gate to generate periodically 2(N) - 1 different states. As each state is directly related to the number of clock pulses received, such a circuit can be used as a counter. The sequential readout of the bit pattern requires nearly no additional logic and many ''shift counters'' can easily be daisy chained during readout in a multichannel system. A very regular and compact layout is possible due to the simple structure. The maximum clocking frequency of the circuit is high (above 50 MHz in a 2.4 mu m process) and independent of the length. A 128 channel scaler chip has been designed and tested to be used in the Bonn Compton polarimeter for a fast measurement of beam profiles with silicon strip detectors. Other possible applications of this concept are specialized readout chips for microstrip and pixel detectors.
引用
收藏
页码:297 / 300
页数:4
相关论文
共 7 条
[1]   MAXIMAL AND NEAR-MAXIMAL SHIFT REGISTER SEQUENCES - EFFICIENT EVENT COUNTERS AND EASY DISCRETE LOGARITHMS [J].
CLARK, DW ;
WENG, LJ .
IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (05) :560-568
[2]  
HAMBURGER F, 1995, THESIS BONN
[3]  
HOROWITZ P, 1980, ART ELECTRONICS
[4]   AN ANALOG FRONT-END BIPOLAR-TRANSISTOR INTEGRATED-CIRCUIT FOR THE SDC SILICON TRACKER [J].
KIPNIS, I ;
SPIELER, H ;
COLLINS, T .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1994, 41 (04) :1095-1103
[5]  
Ren Y. J., 1987, IEEE J SOLID-ST CIRC, V22, P899
[6]  
Watson EJ., 1962, MATH COMPUT, V16, P368
[7]   HIGH-SPEED CMOS CIRCUIT TECHNIQUE [J].
YUAN, J ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :62-70