Scaling optoelectronic-VLSI circuits into the 21st century: A technology roadmap

被引:168
作者
Krishnamoorthy, AV
Miller, DAB
机构
[1] Bell Laboratories, Lucent Technologies, Holmdel
[2] California Institute of Technology, Pasadena, CA
[3] University of Southern California, Los Angeles, CA
[4] University of California, San Diego, CA
[5] Tau Beta Pi, Sigma Xi
[6] Department of Electrical Engineering, Stanford University, Stanford, CA
[7] IEEE Lasers and Electro-Opt. Society, Optical Society of America (OSA)
关键词
D O I
10.1109/2944.541875
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technologies now exist for implementing dense surface-normal optical interconnections for silicon CMOS VLSI using hybrid integration techniques, The critical factors in determining the performance of the resulting photonic chip are the yield on the transceiver device arrays, the sensitivity and power dissipation of the receiver and transmitter circuits, and the total optical power budget available, The use of GaAs-AlGaAs multiple-quantum-well p-i-n diodes for on-chip detection and modulation is one effective means of implementing the optoelectronic transceivers. We discuss a potential roadmap for the scaling of this hybrid optoelectronic VLSI technology as CMOS linewidths shrink and the characteristics of the hybrid optoelectronic tranceiver technology improve, An important general conclusion is that, unlike electrical interconnects, such dense optical interconnections directly to an electronic circuit will likely be able to scale in capacity to match the improved performance of future CMOS technology.
引用
收藏
页码:55 / 76
页数:22
相关论文
共 113 条
[1]   HIGH-FREQUENCY NOISE MEASUREMENTS ON FETS WITH SMALL DIMENSIONS [J].
ABIDI, AA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (11) :1801-1805
[2]   GIGAHERTZ TRANSRESISTANCE AMPLIFIERS IN FINE LINE NMOS [J].
ABIDI, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :986-994
[3]   ON THE CHOICE OF OPTIMUM FET SIZE IN WIDEBAND TRANSIMPEDANCE AMPLIFIERS [J].
ABIDI, AA .
JOURNAL OF LIGHTWAVE TECHNOLOGY, 1988, 6 (01) :64-66
[4]  
Allen P. E., 1987, CMOS Analog Circuit Design
[5]  
[Anonymous], 1982, TOPICS APPL PHYS
[6]   Hole-induced 1/f noise increase in MOS transistors [J].
Aoki, M ;
Kato, M .
IEEE ELECTRON DEVICE LETTERS, 1996, 17 (03) :118-120
[7]  
BOHR M, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P273, DOI 10.1109/IEDM.1994.383414
[8]  
BOHR M, 1995, SEMICONDUCTOR IN JUN, P75
[9]  
Chapman R. A., 1988, International Electron Devices Meeting. Technical Digest (IEEE Cat. No.88CH2528-8), P52, DOI 10.1109/IEDM.1988.32748
[10]  
Chatterjee P. K., 1980, IEEE Electron Device Letters, VEDL-1, P220, DOI 10.1109/EDL.1980.25295