A replica technique for wordline and sense control in low-power SRAM's

被引:120
作者
Amrutur, BS [1 ]
Horowitz, MA [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
low power; low swing bus; low voltage; pulsed decoder; replica technique; self-timing; sense clock control; SRAM's; threshold variation; wordline pulsing;
D O I
10.1109/4.705359
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the migration toward low supply voltages in low-power SRAM designs, threshold and supply voltage fluctuations will begin to have larger impacts on the speed and power specifications of SRAM's, We present techniques based on replica circuits which minimize the effect of operating conditions' variability on the speed and power. Replica memory cells and bitlines are used to create a reference signal whose delay tracks that of the bitlines, This signal is used to generate the sense clock with minimal slack time and control wordline pulsewidths to limit bitline swings. We implemented the circuits for two variants of the technique, one using bitline capacitance ratioing in a 1.2-mu m 8-kbyte SRAM, and the other using cell current ratioing in a 0.35-mu m 2-kbyte SRAM, Both the RAM's were measured to operate over a wide range of supply voltages, with the latter dissipating 3.6 mW at 150 MHz at 1 V and 5.2 mu W at 980 kHz at 0.4 V.
引用
收藏
页码:1208 / 1219
页数:12
相关论文
共 26 条
[1]  
AMRUTUR B, 1994 IEEE S LOW POW, P92
[2]   A low voltage SRAM for embedded applications [J].
Caravella, JS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) :428-432
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]   A 2-NS CYCLE, 3.8-NS ACCESS 512-KB CMOS ECL SRAM WITH A FULLY PIPELINED ARCHITECTURE [J].
CHAPPELL, TI ;
CHAPPELL, BA ;
SCHUSTER, SE ;
ALLAN, JW ;
KLEPNER, SP ;
JOSHI, RV ;
FRANCH, RL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) :1577-1585
[5]  
EISELE M, 1996 IEEE INT S LOW, P237
[6]  
FLANNAGAN S, 1990 IEEE INT SOL ST, P134
[7]  
HIROSE T, 1990 IEEE INT SOLID, P132
[8]  
ISHIBASHI K, 1909, 1992 IEEE INT SOL ST, P206
[9]  
ITOH K, 1909, 1996 S VLSI CIRCUITS, P132
[10]   A 0.25-mu m CMOS 0.9 100-MHz DSP core [J].
Izumikawa, M ;
Igura, H ;
Furuta, K ;
Ito, H ;
Wakabayashi, H ;
Nakajima, K ;
Mogami, T ;
Horiuchi, T ;
Yamashina, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) :52-61