Benchmarking nanotechnology for high-performance and low-power logic transistor applications

被引:565
作者
Chau, R [1 ]
Datta, S [1 ]
Doczy, M [1 ]
Doyle, B [1 ]
Jin, J [1 ]
Kavalieros, J [1 ]
Majumdar, A [1 ]
Metz, M [1 ]
Radosavljevic, M [1 ]
机构
[1] Intel Corp, Components Res, Log Technol Dev, Hillsboro, OR 97124 USA
关键词
nanotechnology; semiconductor devices;
D O I
10.1109/TNANO.2004.842073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently there has been tremendous progress made in the research of novel nanotechnology for future nanoelectronic applications. In particular, several emerging nanoelectronic devices such as carbon-nanotube field-effect transistors (FETs), Si nanowire FETs, and planar III-V compound semiconductor (e.g., InSb, InAs) FETs, all hold promise as potential device candidates to be integrated onto the silicon platform for enhancing circuit functionality and also for extending Moore's Law. For high-performance and low-power logic transistor applications, it is important that these research devices are frequently benchmarked against the existing Si logic transistor data in order to gauge the progress of research. In this paper, we use four key device metrics to compare these emerging nanoelectronic devices to the state-of-the-art planar and nonplanar Si logic transistors. These four metrics include: 1) CV/I or intrinsic gate delay versus physical gate length L-g; 2) energy-delay product versus L-g; 3) subthreshold slope versus L-g; and 4) CV/I versus on-to-off-state current ratio I-ON/I-OFF. The results of this benchmarking exercise indicate that while these novel nanoelectronic devices show promise and opportunities for future logic applications, there still remain shortcomings in the device characteristics and electrostatics that need to be overcome. We believe that benchmarking is a key element in accelerating the progress of nanotechnology research for logic transistor applications.
引用
收藏
页码:153 / 158
页数:6
相关论文
共 27 条
  • [1] ANTONIADIS D, 2004, COMMUNICATION
  • [2] High-speed, low-power InSb transistors
    Ashley, T
    Dean, AB
    Elliott, CT
    Jefferies, R
    Khaleque, F
    Phillips, TJ
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 751 - 754
  • [3] Chau R., 2003, Extended Abstracts of International Workshop on Gate Insulator (IEEE Cat. No.03EX765), P124
  • [4] Silicon nano-transistors for logic applications
    Chau, R
    Boyanov, B
    Doyle, B
    Doczy, M
    Datta, S
    Hareland, S
    Jin, B
    Kavalieros, J
    Metz, M
    [J]. PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2003, 19 (1-2) : 1 - 5
  • [5] CHAU R, 2004, AVS 5 INT C MICR INT, P3
  • [6] CHAU R, 2002, EXT ABSTR INT C SOL, P68
  • [7] High performance silicon nanowire field effect transistors
    Cui, Y
    Zhong, ZH
    Wang, DL
    Wang, WU
    Lieber, CM
    [J]. NANO LETTERS, 2003, 3 (02) : 149 - 152
  • [8] Doping and electrical transport in silicon nanowires
    Cui, Y
    Duan, XF
    Hu, JT
    Lieber, CM
    [J]. JOURNAL OF PHYSICAL CHEMISTRY B, 2000, 104 (22): : 5213 - 5216
  • [9] Datta S, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P653
  • [10] DATTA S, 2004, 7 INT SOL STAT INT C