A 660-μW 50-Mops 1-V DSP for a hearing aid chip set

被引:20
作者
Mosch, P [1 ]
van Oerle, G
Menzl, S
Rougnon-Glasson, N
Van Nieuwenhove, K
Wezelenburg, M
机构
[1] Phonak AG, CH-8712 Stafa, Switzerland
[2] Frontier Design, CH-3001 Bern, Switzerland
关键词
algorithm optimization; digital signal processing; gated clock techniques; low power design;
D O I
10.1109/4.881218
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents the flow and techniques used to design a low-power digital signal processor chip used in a hearing aid system implementing multiband compression in 20 bands, pattern recognition, adaptive filtering, and finescale noise cancellation. The pad limited 20 mm(2) chip contains 1.3 M transistors and operates at 2.5 MHz under 1.05-V supply voltage, Under these conditions, the DSP consumes 660 muW and performs 50 million 22-bit operations per second, therefore achieving 0.013 mW/Mops (milliwatts per million operations), which is a factor of seven better than prior results achieved in this field. The chip has been manufactured using a 0.25-mum 5-metal 1-poly process with normal threshold voltages. This low-power application-specific integrated circuit (ASIC) relies on an automated algorithm to silicon flow, low-voltage operation, massive clock gating, LP/LV libraries, and low-power-oriented architectural choices.
引用
收藏
页码:1705 / 1712
页数:8
相关论文
共 8 条
[1]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[2]  
Claasen T. A. C. M., 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278), P22, DOI 10.1109/ISSCC.1999.759071
[3]  
KLOOTSEMA R, 2000, P ESSCIRC SEP, P156
[4]  
Moller F., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P7, DOI 10.1109/LPE.1999.799401
[5]  
NIELSEN L, 1998, P ISSCC, V41, P108
[6]  
Piguet C., 1994, Proceedings. 4th International Workshop on Power and Timing Modeling, Optimization and Simulation. PATMOS '94, P132
[7]  
VANCANNEYT M, DSP 96 COP DENM
[8]  
WEZELENBURG M, 1997, P ECCTD AUG, P645