Enhanced phase noise Modeling of fractional-N frequency synthesizers

被引:83
作者
Arora, H [1 ]
Klemmer, N
Morizio, JC
Wolf, PD
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
[2] Analog Devices Inc, Raleigh, NC 27606 USA
[3] Duke Univ, Dept Biomed Engn, Durham, NC 27708 USA
关键词
charge pump (CP); delta-sigma; dynamic mismatch; dynamic mismatch corner frequency; flicker noise; flicker noise corner frequency; fractional-N frequency synthesizer (Frac-N); frequency synthesizer; gain mismatch; gain mismatch corner frequency; phase frequency detector (PFD); phase noise; reset delay mismatch; rms phase error; spurs; thermal noise; voltage-controlled oscillator (VCO);
D O I
10.1109/TCSI.2004.841594
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Mathematical models for the behavior of fractional-N phase-locked-loop frequency synthesizers (Frac-N) are presented. The models are intended for calculating rms phase error and determining spurs in the output of Frac-N. The models describe noise contributions due to the charge pump (CP), the phase frequency detector (PFD), the loop filter, the voltage control osicllator, and the delta-sigma modulator. Models are presented for the effects of static CP gain mismatch, CP dynamic mismatch and PFD reset delay mismatch. A simple analytic expression shows the level of DeltaSigma sequence noise caused by static CP current mismatch. We further show that un-equal rise time and fall time constants of the CP result in dynamic mismatch noise. Reset delay mismatch in PFD is shown to also contribute significantly to close-in phase noise. The model takes into account the reduction in CP thermal and flicker noise due to the changing duty cycle of Frac-N CP.Our model is therefore useful in characterizing the noise performance of Frac-N at the system-level, simplifying the design of fractional-N. synthesizers and transmitters. Analytical and simulated results are compared and show good agreement with prior published data on Frac-N realizations.
引用
收藏
页码:379 / 395
页数:17
相关论文
共 27 条
[1]  
[Anonymous], 2003, CMOS FRACTIONAL N SY
[2]  
BANERJEE D, 1998, NATL SEMICONDUCTOR
[3]  
Brennan PV, 2001, ELECTRON LETT, V37, P939, DOI 10.1049/el:20010665
[4]  
Candy J.C., 1992, Oversampling delta-sigma data converters: Theory, design, and simulation
[5]  
CRAWFORD JA, 1994, FREQUENCY SYNTHESIZE, P59
[6]   On the analysis of ΔΣ fractional-N frequency synthesizers for high-spectral purity [J].
De Muer, B ;
Steyaert, MSJ .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (11) :784-793
[7]   A CMOS monolithic ΔΣ-controlled fractional-N frequency synthesizer for DCS-1800 [J].
De Muer, B ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) :835-844
[8]   A 1.8 GHz highly-tunable low-phase-noise CMOS VCO [J].
De Muer, B ;
Itoh, N ;
Borremans, M ;
Steyaert, M .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :585-588
[9]   A filtering technique to lower LC oscillator phase noise [J].
Hegazi, E ;
Sjöland, H ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1921-1930
[10]   A 17-mW transmitter and frequency synthesizer for 900 MHz GSM fully integrated in 0.35-μm CMOS [J].
Hegazi, E ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) :782-792