Highly scalable network on chip for reconfigurable systems

被引:22
作者
Bartic, TA [1 ]
Mignolet, JY [1 ]
Nollet, V [1 ]
Marescaux, T [1 ]
Verkest, D [1 ]
Vernalde, S [1 ]
Lauwereins, R [1 ]
机构
[1] IMEC, B-3001 Louvain, Belgium
来源
INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS | 2003年
关键词
D O I
10.1109/ISSOC.2003.1267722
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An efficient methodology for building the billion-transistors systems on chip of tomorrow is a necessity. Networks on chip promise to be the solution for the numerous technological, economical and productivity problems. We believe that different types of networks will be required for each application domains. Our approach therefore is to have a very flexible network design, highly scalable, that allows to easily accommodate the various needs. This paper presents the design of our network on chip, which is part of the platform we are developing for reconfigurable systems. The present design allows us to instantiate arbitrary network topologies, has a low latency and a high throughput.
引用
收藏
页码:79 / 82
页数:4
相关论文
共 9 条
[1]  
BENINI L, 2002, IEEE COMPUT, V1, P70
[2]  
DUATO J, 1998, IEEE COMP
[3]  
Jantsch A, 2003, NETWORKS ON CHIP, P3
[4]  
Marescaux T, 2002, LECT NOTES COMPUT SC, V2438, P795
[5]  
MARESCAUX T, 2003, IN PRESS P FPL
[6]  
Mignolet JY, 2003, DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, P986
[7]  
NOLLET V, 2003, RECONFIGURABLE ARCHI
[8]  
Rexford J., 1994, Parallel Computer Routing and Communication. First International Workshop, PCRCW '94. Proceedings, P116
[9]  
Saastamoinen I, 2003, NETWORKS ON CHIP, P193