100-nm n/p-channel I-MOS using a novel self-aligned structure

被引:67
作者
Choi, WY [1 ]
Song, JY
Lee, JD
Park, YJ
Park, BG
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
关键词
I-MOS; self-alignment; subthreshold swing;
D O I
10.1109/LED.2005.844695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have fabricated a 100-nm n-/p-channel I-MOS by adopting a novel structure. The proposed structure shows some advantages over the conventional one in terms of self-alignment and reduced number of photolithography masks. It leads to low fabrication cost, accelerated scaling. down, and enhanced performance due to reduced parasitic elements. It shows a normal transistor operation with small subthreshold swing less than 11.8 mV/dec at room temperature. The n- and p-channel I-MOS have an ON/OFF current of 81.1/2.8 and 78.2/3.4 mu A per mu m, respectively. The device performance provides a promise for near-ideal switch application.
引用
收藏
页码:261 / 263
页数:3
相关论文
共 7 条
[1]  
Bhuwalka K. K., 2004, Device Research Conference (IEEE Cat. No.04TH8724), P215
[2]  
Choi WY, 2004, DEV RES C, P211
[3]  
CHOI WY, 2004, P IEEE SIL NAN WORKS, P61
[4]   Device scaling limits of Si MOSFETs and their application dependencies [J].
Frank, DJ ;
Dennard, RH ;
Nowak, E ;
Solomon, PM ;
Taur, Y ;
Wong, HSP .
PROCEEDINGS OF THE IEEE, 2001, 89 (03) :259-288
[5]  
Gopalakrishnan K, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P289, DOI 10.1109/IEDM.2002.1175835
[6]  
Hu CM, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P4
[7]  
Wang P. F., 2004, P IEEE SIL NAN WORKS, P15