A novel FPGA-based architecture for Sobel edge detection operator

被引:31
作者
Abbasi, T. A.
Abbasi, M. U.
机构
[1] Virage Log Int, Noida 201307, Uttar Pradesh, India
[2] Jamia Millia Islamia, Polytech Univ, Dept Elect & Commun Engn, New Delhi 110025, India
关键词
edge detection algorithms; first gradient based operators; hardware; implementation; Sobel operators; VLSI;
D O I
10.1080/00207210701685253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel FPGA- based architecture for Sobel edge detection algorithm has been proposed. The Sobel algorithm is chosen due to its property of providing a differencing as well as noise smoothing operation in the single kernel. Thus, noise sensitivity of first gradient based operations can be avoided by the use of this algorithm. The implementation of edge detection algorithms on a field programmable gate array ( FPGA) is motivated by the fact that large memory FPGAs are now available, providing a platform for processing real time algorithms on application- specific hardware with substantially higher performance than programmable digital signal processors ( DSPs). This architecture can be used as a building block of a pattern recognition system, autonomous robot navigation, and also as a system for creating an image dazzling effect in multimedia graphics. This architecture is implicitly pipelined to provide a system capable of operating at a clock speed of 99.499MHz which is a significant improvement over programmable DSPs implementation.
引用
收藏
页码:889 / 896
页数:8
相关论文
共 15 条
[1]  
[Anonymous], PRINCIPLES CMOS VLSI
[2]  
[Anonymous], DIGITAL IMAGE PROCES
[3]  
BHASKER J, 2004, VERILOG HDL PRIMER
[4]  
Bose T., 2004, Digital Signal and Image Processing
[5]  
Chandra B., 2001, DIGITAL IMAGE PROCES
[6]  
Gonzalez R., 2019, Digital Image Processing, V2nd
[7]  
HEATH M, 2002, COMPARISON EDGE DETE
[8]  
Jain AK., 1989, Fundamentals of Digital Image Processing
[9]  
Jan M. R., 2003, Digital integrated circuits: a design perspective
[10]  
JENIKINS JH, 1994, DESIGNINIG FPGAS CPL