IP core implementation of a self-organizing neural network

被引:47
作者
Hendry, DC [1 ]
Duncan, AA
Lightowler, N
机构
[1] Univ Aberdeen, Dept Engn, Aberdeen AB24 3UE, Scotland
[2] AXEON Ltd, Aberdeen AB24 3UE, Scotland
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 2003年 / 14卷 / 05期
关键词
self-organizing neural networks; very large-scale integration (VLSI); IP core; SIMD;
D O I
10.1109/TNN.2003.816353
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper reports on the design issues and subsequent performance of a soft intellectual property (IP) core implementation of a self-organizing neural network. The design is a development of a previous 0.65-mum single silicon chip providing an array of 256 neurons, where each neuron stores a 16 element reference vector. Migrating the design to a soft IP core presents challenges in achieving the required performance as regards area, power, and clock speed. This same migration, however, offers opportunities for parameterizing the design in a manner which permits a single soft core to meet the requirements of many end users. Thus, the number of neurons within the single instruction multiple data (SIMD) array, the number of elements per reference vector, and the number of bits of each such element are defined by synthesis time parameters. The construction of the SIMD array of neurons is presented including performance results as regards power, area, and classifications per second. For typical parameters (256 neurons with 16 elements per reference vector) the design provides over 2000000 classifications per second using a mainstream 0.18-mum digital process. A reduced instruction set computer processor, the Array. controller (AC), provides both the instruction stream And data to the SIMD array of neurons and an interface to a host processor. The design of this processor is discussed with emphasis on the control aspects which permit supply of a continuous instruction stream to the SIMD array and a flexible interface with the host processor.
引用
收藏
页码:1085 / 1096
页数:12
相关论文
共 18 条
[1]  
Allen J., 2002, SAE WORLD C DETR MI
[2]  
[Anonymous], P 1990 INT JOINT C N
[3]   TUTNC: A general purpose parallel computer for neural network computations [J].
Hamalainen, T ;
Saarinen, J ;
Kaski, K .
MICROPROCESSORS AND MICROSYSTEMS, 1995, 19 (08) :447-465
[4]   Special-purpose digital hardware for neural networks: An architectural survey [J].
Ienne, P ;
Cornu, T ;
Kuhn, G .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 13 (01) :5-25
[5]  
KEATING M, 1999, REUSE METHODOLOGY MA
[6]  
Kohonen T, 2001, SPRINGER SERIES INFO, V30
[7]   PARNEU:: general-purpose partial tree computer [J].
Kolinummi, P ;
Hämäläinen, P ;
Hämäläinen, T ;
Saarinen, J .
MICROPROCESSORS AND MICROSYSTEMS, 2000, 24 (01) :23-42
[8]  
Lightowler N., 1997, P WSOM 97, P130
[9]  
LIGHTOWLER N, 1997, THESIS U ABERDEEN AB
[10]  
LIGHTOWLER N, 2003, SAE WORLD C MI