Packaged 30 Gbit/s data demultiplexing and clock extraction IC fabricated in a AlGaAs/GaAs HBT technology

被引:2
作者
Runge, K [1 ]
Yu, RY [1 ]
Zampardi, PJ [1 ]
Pierson, RL [1 ]
Wang, KC [1 ]
Blixt, P [1 ]
Petersen, AK [1 ]
机构
[1] UNIV CALIF SANTA BARBARA,SANTA BARBARA,CA 93106
关键词
VLSI; aluminium gallium arsenide; gallium arsenide; demultiplexing equipment;
D O I
10.1049/el:19960165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The authors have fabricated a research prototype 30 Gbit/s data demultiplexing and clock extraction IC for high speed multigigabit per second optical communication Systems. The circuit features a two stage on chip front end limiting amplifier, as well as a master-slave decision circuit, differentiate and rectify circuitry for clock recovery, and a two stage limiting amplifier on the clock input to the decision circuit. The IC was packaged in a hybrid circuit module, and was used in lightwave system experiments that included full PLL timing recovery.
引用
收藏
页码:588 / 589
页数:2
相关论文
共 6 条
[1]   18-GHZ 1/8 DYNAMIC FREQUENCY-DIVIDER USING SI BIPOLAR TECHNOLOGIES [J].
ICHINO, H ;
ISHIHARA, N ;
SUZUKI, M ;
KONAKA, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) :1723-1728
[2]  
NUBLING RB, 1990, HIGH SPEED 8 1 MULTI
[3]  
PETERSEN AK, 1995, P ELECT PERFORMANCE
[4]  
RUNGE K, 1991, ELECT LETT, V27
[5]  
RUNGE K, 1995, ELECT LETT, V31
[6]   MULTI-GB/S SILICON BIPOLAR CLOCK RECOVERY IC [J].
WANG, ZG ;
LANGMANN, U ;
BOSCH, BG .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (05) :656-663