Exploiting symmetry in temporal logic model checking

被引:157
作者
Clarke, EM
Enders, R
Filkorn, T
Jha, S
机构
[1] CARNEGIE MELLON UNIV,SCH COMP SCI,PITTSBURGH,PA 15213
[2] SIEMENS AG,CORP RES & DEV,D-8000 MUNICH 83,GERMANY
关键词
model checking; symmetry; temporal-logic;
D O I
10.1007/BF00625969
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In practice, finite state concurrent systems often exhibit considerable symmetry. We investigate techniques for reducing the complexity of temporal logic model checking in the presence of symmetry. In particular, we show that symmetry can frequently be used to reduce the size of the state space that must be explored during model checking. In the past, symmetry has been exploited in computing the set of reachable states of a system when the transition relation is represented explicitly [14, 11, 19]. However, this research did not consider arbitrary temporal properties or the complications that arise when BDDs are used in such procedures. We have formalized what it means for a finite state system to be symmetric acid described techniques for reducing such systems when the transition relation is given explicitly in terms of states or symbolically as a BPD. Moreover, we have identified an important class of temporal logic formulas that are preserved under this reduction. Our paper also investigates the complexity of various critical steps, like the computation of the orbit relation, which arise when symmetry is used in this type of verification. Finally, we have tested our ideas on a simple cache-coherency protocol based on the IEEE Futurebus + standard.
引用
收藏
页码:77 / 104
页数:28
相关论文
共 19 条
[1]  
[Anonymous], P CAID 93
[2]   CHARACTERIZING FINITE KRIPKE STRUCTURES IN PROPOSITIONAL TEMPORAL LOGIC [J].
BROWNE, MC ;
CLARKE, EM ;
GRUMBERG, O .
THEORETICAL COMPUTER SCIENCE, 1988, 59 (1-2) :115-131
[3]  
BRYANT RE, 1986, IEEE T COMPUT, V35
[4]  
BURCH JR, 1990, P 5 ANN S LOG COMP S
[5]  
CLAESEN L, 1993, P 11 INT S COMP HARD
[6]   AUTOMATIC VERIFICATION OF FINITE-STATE CONCURRENT SYSTEMS USING TEMPORAL LOGIC SPECIFICATIONS [J].
CLARKE, EM ;
EMERSON, EA ;
SISTLA, AP .
ACM TRANSACTIONS ON PROGRAMMING LANGUAGES AND SYSTEMS, 1986, 8 (02) :244-263
[7]  
CLARKE EM, 1993, IN PRESS P 11 INT S
[8]  
EMERSON EA, 1993, P 5 WORKSH COMP AID
[9]  
Felt E., 1993, Proceedings EURO-DAC '93. European Design Automation Conference with EURO-VHDL '93 (Cat. No.93CH3352-2), P130, DOI 10.1109/EURDAC.1993.410627
[10]  
FURST M, 1980, P 21 ANN S FOUND COM