Design analysis and circuit enhancements for high-speed bipolar flip-flops

被引:9
作者
Collins, TE [1 ]
Manan, V [1 ]
Long, SI [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
current mode logic; high-speed; keep-alive; open circuit time constant (OCTC); static frequency divider;
D O I
10.1109/JSSC.2005.845973
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of high-speed current mode logic latches is discussed, using analytical expressions for delay. An open circuit time constant method is utilized throughout this paper, though similar results were obtained from a charge control analysis. Emphasis is placed on the variables that are under the control of the circuit designer, as opposed to the device designer. Circuit delay is calculated with respect to device area, current density, amplitude, and a keep-alive current. In particular, the keep-alive current gives the circuit designer control over the average transconductance of switching transistors, independent of their bias currents. The cost of the keep-alive current is the loss of output amplitude. The effects of transmission lines and peaking inductors are discussed in a qualitative manner. Latch designs were tested with static divide-by-two frequency dividers. Results of several dividers (both SiGe and InP) are shown and compared with the theory.
引用
收藏
页码:1166 / 1174
页数:9
相关论文
共 13 条
[1]  
Antognetti P., 1993, SEMICONDUCTOR DEVICE
[2]  
COLLINS TE, 2003, P 11 GAAS S MUN GERM, P223
[4]  
GRAY PE, 1969, ELECT PRINCIPLES PHY, P531
[5]  
Krishnan S, 2002, TG IEEE GAL ARS, P294, DOI 10.1109/GAAS.2002.1049081
[6]  
Lee T.H., 1998, DESIGN CMOS RADIO FR
[7]  
LONG SI, 1990, GALLIUM ARSENIDE DIG
[8]   100+GHz static divide-by-2 circuit in InP-DHBT technology [J].
Mokhtari, M ;
Fields, C ;
Rajavel, RD ;
Sokolich, M ;
Jensen, JF ;
Stanchina, WE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (09) :1540-1544
[9]   Design considerations for very-high-speed Si-bipolar IC's operating up to 50 Gb/s [J].
Rein, HM ;
Moller, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) :1076-1090
[10]  
Rodwell M. J. W., 2001, International Journal of High Speed Electronics and Systems, V11, P159, DOI 10.1142/S0129156401000824