Multiple layers of CMOS integrated circuits using recrystallized silicon film

被引:20
作者
Chan, VWC [1 ]
Chan, PCH [1 ]
Chan, M [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect, Kowloon, Hong Kong, Peoples R China
关键词
metal induced lateral crystallization; SOI; thin-film transistors; 3-D integrated circuits;
D O I
10.1109/55.902837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a method to fabricate high performance three-dimensional (3-D) integrated circuits based on the conventional CMOS SOI technology, The first layer of transistors is fabricated on SOI and the second layer is fabricated on large-grain polysilicon-on-insulator (LPSOI), using oxide as the intel layer dielectric. The LPSOI film is formed by the recrystallization of amorphous silicon through metal induced lateral crystallization (MILC), The grain size obtained by the LPSOI process is much larger than the transistors and the transistor performance is similar to those fabricated on the SOI layer The three-dimensional (3-D) CMOS inverters have been demonstrated with p-channel devices stacking over the n-channel ones.
引用
收藏
页码:77 / 79
页数:3
相关论文
共 7 条
[1]  
ABOUSAMRA SJ, ELECTROCHEM SOC P, V9723, P384
[2]  
PAE S, 1999, IEEE SOI C OCT, P15
[3]  
RADACK DJ, 1999, IEEE SOI C OCT, P5
[4]  
Saraswat K. C., 1999, 1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345), P54, DOI 10.1109/SOI.1999.819855
[5]  
SUBRAMANIAN V, 1999, IEEE T ELECTRON DEV, V46, P1934
[6]   Super thin-film transistor with SOICMOS performance formed by a novel grain enhancement method [J].
Wang, HM ;
Chan, MS ;
Jagar, S ;
Poon, VMC ;
Qin, M ;
Wang, YY ;
Ko, PK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (08) :1580-1586
[7]  
ZHANG R, 1999, IEEE INT SOI C, P44