Test vector decompression via cyclical scan chains and its application to testing core-based designs
被引:206
作者:
Jas, A
论文数: 0引用数: 0
h-index: 0
机构:
Univ Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USAUniv Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USA
Jas, A
[1
]
Touba, NA
论文数: 0引用数: 0
h-index: 0
机构:
Univ Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USAUniv Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USA
Touba, NA
[1
]
机构:
[1] Univ Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USA
来源:
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS
|
1998年
关键词:
D O I:
10.1109/TEST.1998.743186
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required for testing a core-based design. The fully specified test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core (the compression is lossless). Instead of having to transfer each entire test vector from the tester to the core, a smaller amount of compressed data is transferred instead. This reduces the amount of test data that must be stored on the tester and hence reduces the total amount of test time required for transferring the data with a given test data bandwidth.