A high-speed link layer architecture for low latency and memory cost reduction

被引:1
作者
Lee, Jaesung
Lee, Hyuk-Jae
Lee, Chanho
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151742, South Korea
[2] Soongsil Univ, Sch Elect Engn, Seoul 156743, South Korea
关键词
parallel processing; network processor; VLSI design; cluster system; system-on-chip;
D O I
10.1093/comjnl/bxm032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of the InfiniBand link layer with special efforts made for packet latency reduction and buffer space optimization. The link layer is designed to avoid any architectural conflict while its components are executed in parallel as far as possible. For highspeed packet processing with the various quality of service supports required by InfiniBand, three candidates for packet receiving architecture are investigated. The maximum and minimum delays from an input to an output of a switch adopting each of the three candidates is estimated by mathematically modeling the switch delays. Then, the candidate architecture with the best performance is chosen, and a novel first-in first-out (FIFO) is designed to efficiently implement the chosen architecture. Simulation results show that the chosen architecture achieves the least packet latency and uses the least memory space among the three candidates. The link layer core is implemented in an InfiniBand host channel adapter system-on-chip called KINCA.
引用
收藏
页码:616 / 628
页数:13
相关论文
共 24 条
  • [1] AGRAWAL A, 1995, PR GR LAK SYMP VLSI, P256, DOI 10.1109/GLSV.1995.516063
  • [2] Alfaro F. J., 2002, Proceedings 16th International Parallel and Distributed Processing Symposium, DOI 10.1109/IPDPS.2002.1015474
  • [3] Alfaro FJ, 2002, IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, P1532, DOI 10.1109/CCECE.2002.1012981
  • [4] ALFARO FJ, 2002, P INT PAR DISTR PROC, P167
  • [5] [Anonymous], P 8 S HOT INT
  • [6] BOLARIA J, 2003, GUIDE HIGH SPEED INT
  • [7] High speed system area networks (InfiniBand) - Challenges and solutions
    Cassaday, D
    Dierling, K
    Colloff, I
    Garcia, D
    [J]. SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORK COMPUTING AND APPLICATIONS, PROCEEDINGS, 2003, : 219 - 219
  • [8] A FIFO-based buffer management approach for the ATM GFR services
    Chan, CT
    Hu, SC
    Wang, PC
    Chen, YC
    [J]. IEEE COMMUNICATIONS LETTERS, 2000, 4 (06) : 205 - 207
  • [9] Futral W., 2001, INFINIBAND ARCHITECT
  • [10] He C, 2003, ELEVENTH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, P401