Shallow trench isolation for advanced ULSI CMOS technologies

被引:83
作者
Nandakumar, M [1 ]
Chatterjee, A [1 ]
Sridhar, S [1 ]
Joyner, K [1 ]
Rodder, M [1 ]
Chen, IC [1 ]
机构
[1] Texas Instruments Inc, Kilby Ctr, Silicon Technol Dev, Dallas, TX 75265 USA
来源
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST | 1998年
关键词
D O I
10.1109/IEDM.1998.746297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reviews the requirements and challenges in designing a Shallow Trench Isolation (STI) process flow for 0.1 mu m CMOS technologies. Various processing techniques are described for the steps in the STI flow viz. trench definition, corner rounding, gapfill, planarization and well implants. The current capability and scaling requirements for each process step, discussed in the paper, are as follows: (a) Trenches have sidewall angle > similar to 80 degrees to maintain trench depth and isolation at narrow space. The trench bottom is rounded to minimize stress. (b) Pad oxide undercut, prior to liner oxidation in halogen ambient or at high temperature, provides adequate corner rounding to suppress edge leakage, with minimum loss of active area. (c) HDP and TEOS-O-3 CVD oxides can fill 0.16 mu m wide trenches free of voids. Lower trench aspect ratios (thinner nitride and liner oxide, and shallower trenches), and process improvements allow scaling to smaller dimensions. Gapfill process, liner oxide, and thermal cycles are tailored to prevent stress-induced defects, trench sidewall and corner damage. (d) CMP step hieght uniformity is improved by using dummy active areas, nitride overlayer or patterned etchback. (e) Optimization of retrograde well and channel stop implants minimizes sensitivity of N+-P+ isolation to overlay tolerance and improves latch-up performance.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 26 条
[21]   Stress minimization in deep sub-micron full CMOS devices by using an optimized combination of the trench filling CVD oxides [J].
Park, MH ;
Hong, SH ;
Hong, SJ ;
Park, T ;
Song, S ;
Park, JH ;
Kim, HS ;
Shin, YG ;
Kang, HK ;
Lee, MY .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :669-672
[22]  
PARK T, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P675, DOI 10.1109/IEDM.1994.383291
[23]   Correlation between gate oxide reliability and the profile of the trench top corner in Shallow Trench Isolation (STI) [J].
Park, T ;
Shin, YG ;
Lee, HS ;
Park, MH ;
Kwon, SD ;
Kang, HK ;
Koh, YB ;
Lee, MY .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :747-750
[24]  
SHIOZAWA K, 1997, ECS, P479
[25]  
TSUI P, 1998, VLSI TECH, P152
[26]  
UESHIMA M, 1996, VLSI TECH, P146