Voltage-Frequency Planning for Thermal-Aware, Low-Power Design of Regular 3-D NoCs

被引:9
作者
Arjomand, Mohammad [1 ]
Sarbazi-Azad, Hamid [2 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
[2] IPM, Tehran, Iran
来源
23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2010年
关键词
D O I
10.1109/VLSI.Design.2010.56
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Network-on-Chip combined with Globally Asynchronous Locally Synchronous paradigm is a promising architecture for easy IP integration and utilization with multiple voltage levels For power reduction multiple voltage-frequency levels are successfully applied to 2-D NoCs, but never with a generic approach to 3-D counterparts in which low heat conductivity of insulator layers makes high dense temperature distribution at layers away from heat sink. In this paper, a thermal-aware methodology for regular 3-D NoCs based on multiple voltage levels is proposed Given an application task graph this methodology determines an efficient mapping of tasks onto network tiles, considering inherent computation and communication requirements of the tasks and thermal resistance from any silicon layer to the ambient Then, a heuristic approach is utilized to determine voltage and frequency specifications of all IP cores, such that total power is reduced dissipated heat is properly conducted to the layers close to the heat sink, and application requirements (in terms of deadline) are satisfied The experiments confirm a significant saving in total power while performance of the running application is guaranteed
引用
收藏
页码:57 / +
页数:2
相关论文
共 22 条
[1]  
ADDOQUAYE C, 2008, P SOC C SEP, P25
[2]  
[Anonymous], P INT C HARDW SOFTW
[3]  
BANERJEE K, 2001, P IEEE MAY, V89
[4]  
CHELCEA T, 2001, P DAC JUN
[5]  
Chen P, 2006, 2006 1ST IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-3, P1
[6]  
Chen W.-K., 2007, VLSI HDB
[7]   A thermal-driven floorplanning algorithm for 3D ICs [J].
Cong, J ;
Wei, J ;
Zhang, Y .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :306-313
[8]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[9]   Energy-aware mapping for tile-based NoC architectures under performance constraints [J].
Hu, JC ;
Marculescu, R .
ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, :233-239
[10]  
KIM M, 2006, P ISCAS