Design and implementation of a low-power baseband-system for RFID tag

被引:20
作者
Man, Adam S. W. [1 ]
Zhang, Edward S. [1 ]
Chan, H. T. [1 ]
Lau, Vincent K. N. [1 ]
Tsui, C. Y. [1 ]
Luong, Howard C. [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
来源
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11 | 2007年
关键词
RFED; EPC; baseband;
D O I
10.1109/ISCAS.2007.378716
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This article describes a low power design approach for a UHF Passive RFID Tag baseband system. It proposes a new RFID Tag baseband architecture which is compatible with the EPC C1G2 UHF RFID protocol. Advanced low power design approaches are adopted, including separating driving clocks, applying an improved Tausworthe sequence generator, moving window PIE decoding algorithm, idle scheme and parallel operating scheme. The Tag supports three commands, which are Read, Write and Query. It consists of a 136 bits one-time programmable memory, rectifier, charge pump, clock divider, analog frontend and baseband system. SimuLink Co-Verification approach is applied for system functional test. The chip was designed and fabricated successfully by using 0.18um 6 layers CMOS technology.
引用
收藏
页码:1585 / 1588
页数:4
相关论文
共 8 条
[1]  
*EPC, 2004, RFID J
[2]  
*EPCTM, RAD FREQ ID PROT CLA
[3]  
Finkenzeller K., 2003, RFID HDB FUNDAMENTAL, V2nd
[4]  
HE Y, 2006, DESIGN LOW POWER BAS
[5]  
Rabaey Jan M., 2004, DIGITAL INTEGRATED C
[6]  
SARMA S, 2001, MITAUTOIDWH006 AUTOI
[7]  
*UHF RFID, 2004, EL DES
[8]  
WEI C, 2002, APCCS