Modeling double-layer capacitor behavior using ladder circuits

被引:73
作者
Nelms, RM
Cahela, DR
Tatarckuk, BJ
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Auburn Univ, Dept Chem Engn, Auburn, AL 36849 USA
关键词
D O I
10.1109/TAES.2003.1207255
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
The double-layer capacitor (DLC) is a very complex device that is best represented by a distributed parameter system. Many different lumped-parameter equivalent circuits have been proposed for the DLC. An examination into utilizing a ladder circuit to model a DLC is presented. Parameters for different ladder circuits are determined from ac impedance data. Variations in circuit parameters with dc bias and manufacturing have been investigated. The performance of the ladder circuit has been evaluated in slow discharge and pulse load applications.
引用
收藏
页码:430 / 438
页数:9
相关论文
共 5 条
[1]  
[Anonymous], 1989, EQUIVALENT CIRCUIT E
[2]   A NONLINEAR LEAST-SQUARES FIT PROCEDURE FOR ANALYSIS OF IMMITTANCE DATA OF ELECTROCHEMICAL SYSTEMS [J].
BOUKAMP, BA .
SOLID STATE IONICS, 1986, 20 (01) :31-44
[3]  
CAHELA DR, 1998, THESIS AUBURN U MAR
[4]  
CAHELA DR, 1997, P IECON 97 23 INT C, V3, P1068
[5]   Classical equivalent circuit parameters for a double-layer capacitor [J].
Spyker, RL ;
Nelms, RM .
IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2000, 36 (03) :829-836