An ultra-low-power programmable analog bionic ear processor

被引:113
作者
Sarpeshkar, R [1 ]
Salthouse, C [1 ]
Sit, JJ [1 ]
Baker, MW [1 ]
Zhak, SM [1 ]
Lu, TKT [1 ]
Turicchia, L [1 ]
Balster, S [1 ]
机构
[1] MIT, Elect Res Lab, Cambridge, MA 02139 USA
关键词
bionic ear; cochlear implant; hearing aids; low power; spectrum analysis; speech recognition;
D O I
10.1109/TBME.2005.844043
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
We report a programmable analog bionic ear (cochlear implant) processor in a 1.5-mu m BiCMOS technology with a power consumption of 211 mu W and 77-dB dynamic range of operation. The 9.58 mm x 9.23 mm processor chip runs on a 2.8 V supply and has a power consumption that is lower than state-of-the-art analog-to-digital (A/D)-then-DSP designs by a factor of 25. It is suitable for use in fully implanted cochlearimplant systems of the future which require decades of operation on a 100-mAh rechargeable battery with a finite number of charge-discharge cycles. It may also be used as an ultra-low-power spectrum-analysis front end in portable speech-recognition systems. The power consumption of the processor includes the 100 mu W power consumption of a JFET-buffered electret microphone and an associated on-chip microphone front end. An automatic gain control circuit compresses the 77-dB input dynamic range into a narrower internal dynamic range (IDR) of 57 dB at which each of the 16 spectral channels of the processor operate. The output bits of the processor are scanned and reported off chip in a format suitable for continuous-interleaved-sampling stimulation of electrodes. Power-supply-immune biasing circuits ensure robust operation of the processor in the high-RF-noise environment typical of cochlear implant systems.
引用
收藏
页码:711 / 727
页数:17
相关论文
共 26 条
[1]  
BAKER DE, 2003, HOSP PHARM, V38, P10
[2]  
BAKER M, 2003, CUST INT CIRC C SAN
[3]   Synthesis of log-domain filters from first-order building blocks [J].
Edwards, RT ;
Cauwenberghs, G .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (2-3) :177-186
[4]   Design of a micropower current-mode log-domain analog cochlear implant [J].
Germanovix, W ;
Toumazou, C .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) :1023-1046
[5]  
Gray P., 2001, ANAL DESIGN ANALOG I
[6]   Auditory feature extraction using self-timed, continuous-time discrete-signal processing circuits [J].
Kumar, N ;
Cauwenberghs, G ;
Andreou, AG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (09) :723-728
[7]  
LANDE TS, 2000, P IEEE INT S CIRC SY, V4, P401
[8]   VOICED-SPEECH REPRESENTATION BY AN ANALOG SILICON MODEL OF THE AUDITORY PERIPHERY [J].
LIU, WM ;
ANDREOU, AG ;
GOLDSTEIN, MH .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1992, 3 (03) :477-487
[9]   Mimicking the human ear [J].
Loizou, PC .
IEEE SIGNAL PROCESSING MAGAZINE, 1998, 15 (05) :101-130
[10]   AN ANALOG ELECTRONIC COCHLEA [J].
LYON, RF ;
MEAD, C .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1988, 36 (07) :1119-1134