Profile-based dynamic voltage and frequency scaling for a multiple clock domain microprocessor

被引:44
作者
Magklis, G [1 ]
Scott, ML [1 ]
Semeraro, G [1 ]
Albonesi, DH [1 ]
Dropsho, S [1 ]
机构
[1] Univ Rochester, Dept Comp Sci, Rochester, NY 14627 USA
来源
30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS | 2003年
关键词
D O I
10.1109/ISCA.2003.1206985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A Multiple Clock Domain (MCD) processor addresses the challenges of clock distribution and power dissipation by dividing a chip into several (coarse-grained) clock domains, allowing frequency and voltage to be reduced in domains that are not currently on the application's critical path. Given a reconfiguration mechanism capable of choosing appropriate times and values for voltage/frequency scaling, an MCD processor has the potential to achieve significant energy savings with low performance degradation. Early work on MCD processors evaluated the potential for energy savings by manually inserting reconfiguration instructions into applications, or by employing an oracle driven by off-line analysis of (identical) prior program runs. Subsequent work developed a hardware-based on-line mechanism that averages 75-85% of the energy-delay improvement achieved via off-line analysis. In this paper we consider the automatic insertion of reconfiguration instructions into applications, using profile-driven binary rewriting. Profile-based reconfiguration introduces the need for "training runs" prior to production use of a given application, but avoids the hardware complexity of on-line reconfiguration. It also has the potential to yield significantly greater energy savings. Experimental results (training on small data sets and then running on larger alternative data sets) indicate that the profile-driven approach is more stable than hardware-based reconfiguration, and yields virtually all of the energy-delay improvement achieved via off-line analysis.
引用
收藏
页码:14 / 25
页数:12
相关论文
共 32 条
[1]  
Ammons Glenn, 1997, P ACM SIGPLAN 97 C P, P85, DOI [10.1145/258915, DOI 10.1145/258915]
[2]  
Balasubramonian R, 2000, INT SYMP MICROARCH, P245, DOI 10.1109/MICRO.2000.898075
[3]   Efficient path profiling [J].
Ball, T ;
Larus, JR .
PROCEEDINGS OF THE 29TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE - MICRO-29, 1996, :46-57
[4]  
BROOKS D, 2000, P 27 INT S COMP ARCH
[5]  
BURGER D, 1997, CSTR971342 U WISC CO
[6]  
Buyuktosunoglu A., 2000, P WORKSH POW AW COMP
[7]  
CASMIRA J, 2000, P KOOL CHIPS WORKSH
[8]  
Chang P. P., 1988, Proceedings of the 21st Annual Workshop on Microprogramming and Microarchitecture - MICRO '21 (IEEE Cat. No.88TH0236-0), P21, DOI 10.1109/MICRO.1988.639244
[9]  
CHAPIRO DM, 1984, THESIS STANFORD U
[10]  
CHILDERS BR, 2001, P KOOL CHIPS WORKSH