Analysis and experimental results of a CVTL buffer design

被引:3
作者
Zhu, Z [1 ]
Carlson, BS [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75256 USA
来源
ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS | 1998年
关键词
D O I
10.1109/ASIC.1998.722822
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present experimental results for a new CMOS logic family: Critical Voltage Transition Logic (CVTL). It has a different structure and different operating characteristic compared to existing CMOS logic circuit families. Its novel delay propagation characteristic makes it much faster than the conventional CMOS logic gate. Measurements show that the CVTL buffer is four to eight times faster than the static counterpart. Although it consumes more energy, the energy-delay product is significantly smaller compared with a static CMOS buffer.
引用
收藏
页码:151 / 155
页数:5
相关论文
empty
未找到相关数据