A 320 MHz, 1.5 mW @ 1.35 V CMOS PLL for microprocessor clock generation

被引:57
作者
vonKaenel, V
Aebischer, D
Piguet, C
Dijkstra, E
机构
[1] CSEM, Swiss Ctr. Electronics M.
[2] Ecole d'Ingénieur d'Yverdon, Yverdon
[3] Ctr. Suisse d'Electron. M., Neuchâtel
[4] Digital Equipment Corporation, Palo Alto, CA
[5] Swiss Fed. Institute of Technology, Lausanne
[6] Centre Electronique Horloger, Neuchâtel
[7] VLSI Technology, San Jose, CA
关键词
D O I
10.1109/JSSC.1996.542316
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-power microprocessor clock generator based upon a phase-locked loop (PLL), This PLL is fully integrated onto a 2.2-million-transistors microprocessor in a 0.35-mu m triple-metal CMOS process without the need for external components, It operates from a supply voltage down to 1 V at a VCO frequency of 320 MHz. The PLL power consumption is lower than 1.2 mW at 1.35 V for the same frequency, The maximum measured cycle-to-cycle jitter is +/- 150 ps with a square wave superposed to the supply voltage with a peak-to-peak amplitude of 200 mV and rise/fall time of about 30 ps, The input frequency is 3.68 MHz and the PLL internal frequency ranges from 176 MHz up to 574 MHz, which correspond to a multiplication factor of about 100.
引用
收藏
页码:1715 / 1722
页数:8
相关论文
共 15 条
[1]  
Gardner F. M., 1979, PHASELOCK TECHNIQUES
[2]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[3]  
IBARAKI T, 1971, IEEE T COMPUT, V20
[4]  
MASGONTY JM, 1991, IEEE CICC 91
[5]  
MCNEIL JA, 1994, THESIS BOSTON COLL E
[6]  
MIZUNO M, 1995, ISSCC 95
[7]  
MONTANARO J, 1996, ISSCC FEB, P214
[8]  
Piguet C., 1994, Proceedings. 4th International Workshop on Power and Timing Modeling, Optimization and Simulation. PATMOS '94, P132
[9]  
PIGUET C, 1991, IEEE J SOLID-ST CIRC, V26, P271
[10]   ANALYSIS OF A CHARGE-PUMP PLL - A NEW MODEL [J].
VANPAEMEL, M .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (07) :2490-2498