CMOL FPGA: a reconfigurable architecture for hybrid digital circuits with two-terminal nanodevices

被引:325
作者
Strukov, DB [1 ]
Likharev, KK [1 ]
机构
[1] SUNY Stony Brook, Stony Brook, NY 11794 USA
关键词
D O I
10.1088/0957-4484/16/6/045
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper describes a digital logic architecture for 'CMOL: hybrid circuits which combine a semiconductor-transistor (CMOS) stack and two levels of parallel nanowires, with molecular-scale nanodevices formed between the nanowires at every crosspoint. This cell-based, field-programmable gate array (FPGA)-like architecture is based on a uniform, reconfigurable CMOL fabric, with four-transistor CMOS cells and two-terminal nanodevices ('latching switches'). The switches play two roles: they provide diode-like I-V curves for logic circuit operation, and allow circuit mapping on CMOL fabric and its reconfiguration around defective nanodevices. Monte Carlo simulations of two simple circuits (a 32-bit integer adder and a 64-bit full crossbar switch) have shown that the reconfiguration allows one to increase the circuit yield above 99 % at the fraction of bad nanodevices above 20 %. Estimates have shown that at the same time the circuits may have extremely high density (approximately 500 times higher than that of the usual CMOS FPGAs with the same design rules), while operating at higher speed at acceptable power consumption.
引用
收藏
页码:888 / 900
页数:13
相关论文
共 40 条
[1]   The effect of LUT and cluster size on deep-submicron FPGA performance and density [J].
Ahmed, E ;
Rose, J .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) :288-298
[2]  
Amerson R., 1996, FPGA '96. 1996 ACM Fourth International Symposium on Field-Programmable Gate Arrays, P10, DOI 10.1145/228370.228372
[3]  
[Anonymous], CMOL DEVICES CIRCUIT
[4]  
[Anonymous], 2003, Molecular Electronics
[5]  
[Anonymous], 1992, SIS SYSTEM SEQUENTIA
[6]   THEORY OF SINGLE-ELECTRON CHARGING OF QUANTUM-WELLS AND DOTS [J].
AVERIN, DV ;
KOROTKOV, AN ;
LIKHAREV, KK .
PHYSICAL REVIEW B, 1991, 44 (12) :6199-6211
[7]  
BETZ V, 1999, FPGA PLACE ROUTE CHA
[8]  
BETZ V, 1999, ARCH CAD DEEP SUBMIC
[9]  
Brown S. D., 1992, FIELD PROGRAMMABLE G
[10]  
BRUECK SRJ, 2002, INT TRENDS APPL OPTI, P85