Design and implementation of three-level space vector PWM IP core for FPGAs

被引:70
作者
Hu, Haibing [1 ]
Yao, Wenxi
Lu, Zhengyu
机构
[1] Nanjing Univ Aeronaut & Astronaut, Aero Power Sci Tech Ctr, Nanjing 210016, Peoples R China
[2] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Peoples R China
基金
中国国家自然科学基金;
关键词
field programmable gate array (FPGA); intellectual property (IP); three-level space-vector pulse-width modulation (SVPWM);
D O I
10.1109/TPEL.2007.909296
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 [电气工程]; 0809 [电子科学与技术];
摘要
This paper presents a novel circuit realization of the three-level space-vector pulse-width modulation (SVPWM) strategy. A simplified algorithm for the three-level SVPWM is proposed. Due to the geometrical symmetry of six sectors, there exist the close relationships in on time calculations and on time arrangement for switches between them. So it can complete the computation of the three-level SVPWM in one sector. Consequently, compared with the conventional algorithm, the proposed algorithm is more suitable to hardware implementation by greatly reducing computation amount. Based on the simplified algorithm, a three-level SVPWM intellectual property JP) core has been developed using hardware description language (HDL). The designed IP core can serve as a coprocessor to relieve the DSP or MCU from the intensive computation task of the three-level SVPWM. Simulation and experimental results are given to verify the IP core in a field programmable gate array (FPGA).
引用
收藏
页码:2234 / 2244
页数:11
相关论文
共 19 条
[1]
ARMSTRONG JR, 2000, VHDL DESIGN REPRESEN
[2]
Optimal pulse-width modulation for three-level inverters [J].
Brückner, T ;
Holmes, DG .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2005, 20 (01) :82-89
[3]
A fast space-vector modulation algorithm for multilevel three-phase converters [J].
Celanovic, N ;
Boroyevich, D .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2001, 37 (02) :637-641
[4]
Application of a three-level NPC inverter as a three-phase four-wire power quality compensator by generalized 3DSVM [J].
Dai, NY ;
Wong, MC ;
Han, YD .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2006, 21 (02) :440-449
[5]
A space vector PWM scheme for multilevel inverters based on two-level space vector PWM [J].
Gupta, Amit Kumar ;
Khambadkone, Ashwin M. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2006, 53 (05) :1631-1639
[6]
Simple passive lossless snubber for high-power multilevel inverters [J].
He, Xiangning ;
Chen, Alian ;
Wu, Hongyang ;
Deng, Yan ;
Zhao, Rongxiang .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2006, 53 (03) :727-735
[7]
A neural-network-based space-vector PWM controller for a three-level voltage-fed inverter induction motor drive [J].
Mondal, SK ;
Pinto, JOP ;
Bose, BK .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2002, 38 (03) :660-669
[8]
Space vector pulse width modulation of three-level inverter extending operation into over modulation region [J].
Mondal, SK ;
Bose, BK ;
Oleschuk, V ;
Pinto, JOP .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2003, 18 (02) :604-611
[9]
A NEW NEUTRAL-POINT-CLAMPED PWM INVERTER [J].
NABAE, A ;
TAKAHASHI, I ;
AKAGI, H .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1981, 17 (05) :518-523
[10]
Harmonics optimization of the voltage balancing control for multilevel converter/inverter systems [J].
Pan, ZG ;
Peng, FZ .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2006, 21 (01) :211-218