VLSI architecture for forward discrete wavelet transform based on B-spline factorization

被引:10
作者
Huang, CT [1 ]
Tseng, PC [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, DSPIC Design Lab, Taipei 106, Taiwan
来源
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2005年 / 40卷 / 03期
关键词
discrete wavelet transform; VLSI architecture; B-spline factorization;
D O I
10.1007/s11265-005-5269-z
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Based on B-spline factorization, a new category of architectures for Discrete Wavelet Transform (DWT) is proposed in this paper. The B-spline factorization mainly consists of the B-spline part and the distributed part. The former is proposed to be constructed by use of the direct implementation or Pascal implementation. And the latter is the part introducing multipliers and can be implemented with the Type-I or Type-II polyphase decomposition. Since the degree of the distributed part is usually designed as small as possible, the proposed architectures could use fewer multipliers than previous arts, but more adders would be required. However, many adders can be implemented with smaller area and lower speed because only few adders are on the critical path. Three case studies, including the JPEG2000 default (9, 7) filter, the (6, 10) filter, and the (10, 18) filter, are given to demonstrate the efficiency of the proposed architectures.
引用
收藏
页码:343 / 353
页数:11
相关论文
共 16 条
[1]   A VLSI architecture for lifting-based forward and inverse wavelet transform [J].
Andra, K ;
Chakrabarti, C ;
Acharya, T .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (04) :966-977
[2]  
[Anonymous], 1997, A Wavelet Tour of Signal Processing
[3]   Architectures for wavelet transforms: A survey [J].
Chakrabarti, C ;
Vishwanath, M ;
Owens, RM .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (02) :171-192
[4]   Factoring wavelet transforms into lifting steps [J].
Daubechies, I ;
Sweldens, W .
JOURNAL OF FOURIER ANALYSIS AND APPLICATIONS, 1998, 4 (03) :247-269
[5]   Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform [J].
Huang, CT ;
Tseng, PC ;
Chen, LG .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) :1080-1089
[6]   Lifting factorization-based discrete wavelet transform architecture design [J].
Jiang, WQ ;
Ortega, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2001, 11 (05) :651-657
[7]   A THEORY FOR MULTIRESOLUTION SIGNAL DECOMPOSITION - THE WAVELET REPRESENTATION [J].
MALLAT, SG .
IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1989, 11 (07) :674-693
[8]  
Parhi K. K., 1993, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V1, P191, DOI 10.1109/92.238416
[9]  
Parhi Keshab K., 1999, VLSI DIGITAL PROCESS
[10]   A new flexible bi-orthogonal filter design for multiresolution filterbanks with application to image compression [J].
Polyak, N ;
Pearlman, WA .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2000, 48 (08) :2279-2288