The coincidence matrix ASIC of the level-1 muon barrel trigger of the ATLAS experiment

被引:18
作者
Bocci, V [1 ]
Petrolo, E
Salamon, A
Vari, R
Veneziano, S
机构
[1] Ist Nazl Fis Nucl, Sez Roma, I-00185 Rome, Italy
[2] Ist Nazl Fis Nucl, Sez Roma 2, I-00133 Rome, Italy
关键词
a toroidal LHC apparatus system (ATLAS); coincidence matrix (CMA); Large Hadron Collider (LHC); level-1; muon; trigger;
D O I
10.1109/TNS.2003.815164
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ATLAS barrel level-1 union trigger processes hit information from the resistive plate chamber detector, identifying candidate union tracks and assigning them to a programmable PT range and to a unique bunch crossing number. The trigger system uses up to seven detector layers and seeks hit patterns compatible with union tracks in the bending and nonbending projection. The basic principle of the algorithm is to demand a coincidence of hits in the different chamber layers within. a path. The Width of the road is related to the PT threshold to be applied. The system is split into an on-detector and an off-detector part. The on-detector electronics reduces the information from about 350 k channels to about 400 32-bit data words sent via optical fiber to the so-called sector logic (SL). The off-detector SL,electronics collects muon candidates and associates them to detector regions-of-interest of Deltaeta x DeltaPhi of 0.1 x 0.1. The core of the on-detector electronics is the coincidence matrix ASIC (CMA), which fulfils both the trigger algorithm and the readout of the RPC detector., Each CMA is able to process and readout 192 RPC strips from as many as four detector layers. In order to keep the full level-1 system latency below 2 mus, the CMA has to find candidate union tracks with a latency of a few 25 ns bunch crossing periods. The readout part of the CMA is able to time tag incoming RPC hits with a time interpolator running at the trigger pipeline frequency of 320 MHz and to send the data to the readout system via a serial link. The design of the trigger system, and the performances of the ASIC, based on a CMOS 0.18 mum technology, are presented.
引用
收藏
页码:1078 / 1085
页数:8
相关论文
共 9 条
[1]  
Bocci V, 2002, CERN REPORT, V2002, P261
[2]  
BOCCI V, ATLCOMDAQ2000051
[3]  
BOCCI V, 2001, P LECC2001 STOCKH SW, P236
[4]  
Gennari E, 2000, CERN REPORT, V2000, P236
[5]  
PETROLO E, ATLCOMDAQ2000052
[6]  
PETROLO E, ATLCOMDAQ2001005
[7]  
PETROLO E, ATLCOMDAQ2000050
[8]  
*SYN INC, SYN TEST COMP US GUI
[9]  
ATLAS POLICY RAD TOL