Neural Dynamics in Reconfigurable Silicon

被引:64
作者
Basu, Arindam [1 ]
Ramakrishnan, Shubha [2 ]
Petre, Csaba [2 ]
Koziol, Scott [2 ]
Brink, Stephen [2 ]
Hasler, Paul E. [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Bifurcations; central pattern generator; dendritic computation; ion-channel dynamics; neuromorphic system; spiking neurons; SPIKING NEURONS; PROCESSOR; ARRAY; SYNAPSES; CHIP;
D O I
10.1109/TBCAS.2010.2055157
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
A neuromorphic analog chip is presented that is capable of implementing massively parallel neural computations while retaining the programmability of digital systems. We show measurements from neurons with Hopf bifurcations and integrate and fire neurons, excitatory and inhibitory synapses, passive dendrite cables, coupled spiking neurons, and central pattern generators implemented on the chip. This chip provides a platform for not only simulating detailed neuron dynamics but also uses the same to interface with actual cells in applications such as a dynamic clamp. There are 28 computational analog blocks (CAB), each consisting of ion channels with tunable parameters, synapses, winner-take-all elements, current sources, transconductance amplifiers, and capacitors. There are four other CABs which have programmable bias generators. The programmability is achieved using floating gate transistors with on-chip programming control. The switch matrix for interconnecting the components in CABs also consists of floating-gate transistors. Emphasis is placed on replicating the detailed dynamics of computational neural models. Massive computational area efficiency is obtained by using the reconfigurable interconnect as synaptic weights, resulting in more than 50 000 possible 9-b accurate synapses in 9 mm(2).
引用
收藏
页码:311 / 319
页数:9
相关论文
共 25 条
[1]  
[Anonymous], 2004, BIOPHYSICS COMPUTATI
[2]  
[Anonymous], 2010, Dynamical Systems in Neuroscience: The Geometry of Excitability and Bursting
[3]   A CNN-based chip for robot locomotion control [J].
Arena, P ;
Fortuna, L ;
Frasca, M ;
Patané, L .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09) :1862-1871
[4]  
BASKAYA F, 2008, P INT S CIRC SYST MA, P500
[5]   Placement for large-scale floating-gate field-programable analog arrays [J].
Baskaya, Faik ;
Reddy, Sasank ;
Lim, Sung Kyu ;
Anderson, David V. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (08) :906-910
[6]   Bifurcations in a silicon neuron [J].
Basu, Arindam ;
Petre, Csaba ;
Hasler, Paul .
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, :428-431
[7]   A fully integrated architecture for fast programming of floating gates [J].
Basu, Arindarn ;
Hasler, Paul .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :957-960
[8]   Point-to-point connectivity between neuromorphic chips using address events [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) :416-434
[9]   A 1000 FPS at 128 x 128 vision processor with 8-Bit digitized I/O [J].
Cembrano, GL ;
Rodriguez-Vázquez, A ;
Galán, RC ;
Jiménez-Garrido, F ;
Espejo, S ;
Domínguez-Castro, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) :1044-1055
[10]   A VLSI recurrent network of integrate-and-fire neurons connected by plastic synapses with long-term memory [J].
Chicca, E ;
Badoni, D ;
Dante, V ;
D'Andreagiovanni, M ;
Salina, G ;
Carota, L ;
Fusi, S ;
Del Giudice, P .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (05) :1297-1307