Interconnect delay estimation models for synthesis and design planning

被引:34
作者
Cong, J [1 ]
Pan, DZG [1 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
来源
PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999 | 1999年
关键词
D O I
10.1109/ASPDAC.1999.759720
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we develop a set of interconnect delay estimation models with consideration of various layout optimizations, including optimal wire-sizing (OWS), simultaneous driver and wire sizing (SDWS), and simultaneous buffer insertion/sizing and wire sizing (BISWS). These models have been tested on a wide range of parameters and shown to have about 90% accuracy on average compared with those from running complex optimization algorithms directly followed by HSPICE simulations. Moreover, our models ran in constant time in practice. As a result, these simple, fast, yet accurate models are expected to be very useful for a wide variety of purposes, including layout-driven logic and high level synthesis, performance-driven floorplanning, and interconnect planning.
引用
收藏
页码:97 / 100
页数:4
相关论文
共 14 条
[1]  
ALPERT CJ, 1997, P DES AUT C
[2]  
CHU CCN, 1997, P INT S PHYS DES, P192
[3]  
Cong J., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P408, DOI 10.1109/92.335010
[4]  
CONG J, 1997, P INT C COMP AID DES, P628
[5]  
CONG J, 1998, 980018 UCLA CS DEP
[6]  
OTTEN R, 1998, P INT S PHYS DES APR, P104
[7]   Combining technology mapping with layout [J].
Pedram, M ;
Bhat, N ;
Kuh, ES .
VLSI DESIGN, 1997, 5 (02) :111-124
[8]  
Press W.H., 1992, NUMERICAL RECIPES FO
[9]  
*SEM IND ASS, 1997, NAT TECHN ROADM SEM
[10]  
[No title captured]