Echelon: A multilayer detailed area router

被引:3
作者
Guruswamy, M [1 ]
Wong, DF [1 ]
机构
[1] UNIV TEXAS, DEPT COMP SCI, AUSTIN, TX 78712 USA
关键词
D O I
10.1109/43.536718
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a general multilayer area router for performing detailed routing in integrated circuits. This router is based on a novel grid construction scheme which considers the differing design rules of the routing layers and produces more wiring tracks than a uniform grid scheme. Our router is very general and flexible and is designed to handle all the physical constraints of a CMOS custom cell layout problem for an arbitrary number of routing layers, The renter has been incorporated into the Custom Cell Synthesizer project at MCC. It has produced better results than uniform gridded routers and improved the capability of the system by providing routing flexibility and supporting features needed to handle a wide range of design styles in generating CMOS custom cells.
引用
收藏
页码:1126 / 1136
页数:11
相关论文
共 23 条
[1]  
Aho A.V., DESIGN ANAL COMPUTER
[2]  
Garey M. R., 1979, Computers and intractability. A guide to the theory of NP-completeness
[3]  
Glover F., 1990, ORSA Journal on Computing, V2, P4, DOI [10.1287/ijoc.1.3.190, 10.1287/ijoc.2.1.4]
[4]  
GURUSWAMY M, 1991, 28TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, P335, DOI 10.1145/127601.127690
[5]  
GURUSWAMY M, 1993, TR9302 U TEX DEP COM
[6]  
GURUSWAMY M, 1992, THESIS U TEX AUST
[7]  
HER TW, 1991, P IEEE INT C COMPUTE, P98
[8]  
Joobbani R., 1985, 22nd ACM/IEEE Design Automation Conference Proceedings 1985 (Cat. No.85CH2142-8), P266, DOI 10.1145/317825.317869
[9]   OPTIMIZATION BY SIMULATED ANNEALING [J].
KIRKPATRICK, S ;
GELATT, CD ;
VECCHI, MP .
SCIENCE, 1983, 220 (4598) :671-680
[10]  
Lee C. Y., 1961, IRE Transac- tions on Electronic Computers, V10, P346, DOI 10.1109/TEC.1961.5219222