Steady-state and dynamic study of active power filter with efficient FPGA-based control algorithm

被引:85
作者
Shu, Zeliang [1 ]
Guo, Yuhua [2 ]
Lian, Jisan [2 ]
机构
[1] SW Jiaotong Univ, Sch Elect Engn, Chengdu 610031, Peoples R China
[2] SW Jiaotong Univ, Maglev Res Inst, Chengdu 610031, Peoples R China
关键词
digital control; field-programmable gate arrays (FPGAs); shunt active power filter (APF); synchronous-reference-frame (SRF) transformation; three-phase phase-locked loop (PLL);
D O I
10.1109/TIE.2008.917151
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new approach using field-programmable gate array (FPGA) to implement a fully digital control algorithm of active power filter (APF) is proposed in this paper. This FPGA-based controller integrates the whole signal -processing function of an APF, including synchronous-reference-frame transform, low-pass filter, three-phase phase-locked loop, inverter-current controller, etc. By case studies on the principle, performance, and architecture, these control blocks are implemented in real-time and synthesized into a medium-scale FPGA chip by adopting some useful digital-signal-processing techniques, such as pipelining, folding and strength reduction, with respect to minimization of hardware resource and enhancement of operating frequency. As a result, the whole algorithm needs around 5000 logic elements and can run at synchronous system-clock rates of up to 65 MHz. Experimental results on a laboratory prototype are given to demonstrate performance of the proposed approach during steady-state and dynamic operations.
引用
收藏
页码:1527 / 1536
页数:10
相关论文
共 30 条
[1]  
ALALI M, 2001, P 9 EUR POW EL C GRA, P1
[2]  
[Anonymous], CYCL DEV HDB
[3]  
Asiminoaei L, 2005, APPL POWER ELECT CO, P635
[4]   Efficient implementation of PID control algorithm using FPGA technology [J].
Chan, YF ;
Moallem, M ;
Wang, W .
2004 43RD IEEE CONFERENCE ON DECISION AND CONTROL (CDC), VOLS 1-5, 2004, :4885-4890
[5]   Design and implementation of modular FPGA-based PID controllers [J].
Chan, Yuen Fong ;
Moallem, M. ;
Wang, Wei .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (04) :1898-1906
[6]  
Chen Z, 2005, APPL POWER ELECT CO, P1817
[7]  
CHEN Z, 2004, P IEEE APEC 2004, V1, P197
[8]   Phase-locked loop for grid-connected three-phase power conversion systems [J].
Chung, SK .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2000, 147 (03) :213-219
[9]   A phase tracking system for three phase utility interface inverters [J].
Chung, SK .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2000, 15 (03) :431-438
[10]   A VHDL holistic modeling approach and FPGA implementation of a digital sensorless induction motor control scheme [J].
Cirstea, Marcian N. ;
Dinu, Andrei .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (04) :1853-1864