Parallel computer vision on a reconfigurable multiprocessor network

被引:27
作者
Bhandarkar, SM
Arabnia, HR
机构
[1] Department of Computer Science, 415 Boyd Graduate Studies Research Center, University of Georgia, Athens
关键词
reconfigurable multiring network; reconfigurable architectures; scalable architectures; parallel processing; distributed processing; computer vision; image processing; parallel algorithms; distributed algorithms;
D O I
10.1109/71.584095
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A novel reconfigurable architecture based on a multiring multiprocessor network is described. The reconfigurability of the architecture is shown to result in a low network diameter and also a low degree of connectivity for each node in the network. The mathematical properties of the network topology and the hardware for the reconfiguration switch are described. Primitive parallel operations on the network topology are described and analyzed. The architecture is shown to contain 2D mesh topologies of varying sizes and also a single one-factor of the Boolean hypercube in any given configuration. A large class of algorithms for the 2D mesh and the Boolean n-cube are shown to map efficiently on the proposed architecture without loss of performance. The architecture is shown to be well suited for a number of problems in low- and intermediate-level computer vision such as the FFT, edge detection, template matching, and the Hough transform. Timing results for typical low- and intermediate-level vision algorithms on a transputer-based prototype are presented.
引用
收藏
页码:292 / 309
页数:18
相关论文
共 39 条
[1]  
ALBANESI MG, 1991, RECONFIGURABLE SIMD, P123
[2]  
Arabnia HR, 1993, P 6 C N AM TRANSP US, P153
[3]  
Arabnia HR, 1993, P 7 ANN INT HIGH PER, P349
[4]  
*BBN ADV COMP INC, 1989, TC2000 TECHN PROD SU
[5]  
Bhandarkar S. M., 1993, Proceedings. 1993 Computer Architectures for Machine Perception. (Cat. No. 93TH0608-0), P180, DOI 10.1109/CAMP.1993.622472
[6]   A RECONFIGURABLE ARCHITECTURE FOR IMAGE-PROCESSING AND COMPUTER VISION [J].
BHANDARKAR, SM ;
ARABNIA, HR ;
SMITH, JW .
INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) :201-229
[7]  
CHANDRAN S, 1986, CARTR226 U MARYL
[8]  
CHAUNG HYH, 1985, P IEEE WORKSH COMP A, P300
[9]   IMPLEMENTATION AND EVALUATION OF HOUGH TRANSFORM ALGORITHMS ON A SHARED-MEMORY MULTIPROCESSOR [J].
CHOUDHARY, AN ;
PONNUSAMY, R .
JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1991, 12 (02) :178-188
[10]  
Cyphier R. E., 1987, Proceedings of the 1987 Workshop on Computer Architecture for Pattern Analysis and Machine Intelligence: CAPAMI '87 (Cat. No.TH0203-0), P115