Comparison of high temperature annealed Czochralski silicon wafers and epitaxial wafers

被引:16
作者
Graf, D
Lambert, U
Brohl, M
Ehlert, A
Wahlich, R
Wagner, P
机构
[1] Wacker Siltronic GmbH, Central R and D, D-84479 Burghausen
来源
MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY | 1996年 / 36卷 / 1-3期
关键词
annealing; COP; epitaxial silicon; GOI; silicon;
D O I
10.1016/0921-5107(95)01265-6
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
High temperature annealing of Czochralski Si wafers in Ar or hydrogen ambients reduces as-grown crystal defects close to the surface of Si wafers. This results in improved electrical properties and an oxygen denuded zone. The depth profile of the defect density and the defect size distribution is investigated by removing successive Si layers by polishing and analyzing crystal originated particles. The efficiency of dissolving crystal defects by annealing was found to depend significantly on the size distribution of the defects of the as-grown Czochralski Si wafers. The results are compared with the characteristics of epitaxial grown Si wafers. The distinctly lower defect level of epitaxial wafers is responsible for their superior performance in device processes.
引用
收藏
页码:50 / 54
页数:5
相关论文
共 18 条
[1]  
ABE T, 1992, MATER RES SOC SYMP P, V262, P3, DOI 10.1557/PROC-262-3
[2]  
ADACHI N, 1992, MATER RES SOC SYMP P, V262, P815, DOI 10.1557/PROC-262-815
[3]  
BROHL M, 1994, ECS FALL M, P619
[4]  
*EL IND ASS, 1992, JESD35 JEDEC EL IND
[5]  
GILLES D, 1992, MATER RES SOC SYMP P, V262, P917, DOI 10.1557/PROC-262-917
[6]   IMPROVEMENT OF CZOCHRALSKI SILICON-WAFERS BY HIGH-TEMPERATURE ANNEALING [J].
GRAF, D ;
LAMBERT, U ;
BROHL, M ;
EHLERT, A ;
WAHLICH, R ;
WAGNER, P .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1995, 142 (09) :3189-3192
[7]  
GRAF D, 1994, ECS FALL M, P640
[8]  
KLINGHSIRN H, 1991, ULTRA CLEAN SOC, V3, P407
[9]  
KOKAWA Y, 1995, P IEEE 1995 INT C MI, V8, P81
[10]  
KUBOTA H, 1994, ELECTROCHEMICAL SOC, P225