Flip-flop and repeater insertion for early interconnect planning

被引:39
作者
Lu, RB [1 ]
Zhong, G [1 ]
Koh, CK [1 ]
Chao, KY [1 ]
机构
[1] Purdue Univ, ECE, W Lafayette, IN 47907 USA
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS | 2002年
关键词
D O I
10.1109/DATE.2002.998374
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a unified framework that considers flip-flop and repeater insertion and the placement of flip-flop/repeater blocks during RT or higher level design. We introduce the concept of independent feasible regions in which flip-flops and repeaters can be inserted in an interconnect to satisfy both delay and cycle time constraints. Experimental results show that, with flip-flop insertion, we greatly increase the ability of interconnects to meet timing constraints. Our results also show that it is necessary to perform interconnect optimization at early design steps as the optimization will have even greater impact on the chip layout as feature size continually scales down.
引用
收藏
页码:690 / 695
页数:6
相关论文
共 11 条
[1]  
Alpert C, 1997, DES AUT CON, P588, DOI 10.1145/266021.266291
[2]  
Alpert CJ, 2001, DES AUT CON, P189, DOI 10.1109/DAC.2001.935502
[3]  
CONG J, 1999, P INT C COMP AID DES, P358
[4]  
Madden P. H., 1999, Proceedings. 1999 International Symposium on Physical Design, P83, DOI 10.1145/299996.300030
[5]  
MATZKE D, 1997, IEEE COMPUT, V8, P37
[6]   Performance planning [J].
Otten, RHJM ;
Brayton, RK .
INTEGRATION-THE VLSI JOURNAL, 2000, 29 (01) :1-24
[7]   Repeater block planning under simultaneous delay and transition time constraints [J].
Sarkar, P ;
Koh, CK .
DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, :540-544
[8]   Routability-driven repeater block planning for interconnect-centric floorplanning [J].
Sarkar, P ;
Koh, HK .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (05) :660-671
[9]  
*SI ASS, 1999, INT TECHN ROADM SEM
[10]   Integration of retiming with architectural floorplanning [J].
Tabbara, A ;
Tabbara, B ;
Brayton, RK ;
Newton, AR .
INTEGRATION-THE VLSI JOURNAL, 2000, 29 (01) :25-43