A high-speed 850-nm optical receiver front-end in 0.18-μm CMOS

被引:51
作者
Hermans, Carolien [1 ]
Steyaert, Michiel S. J. [1 ]
机构
[1] Katholieke Univ Leuven, ESAT MICAS Lab, B-3001 Louvain, Belgium
关键词
CMOS analog integrated circuits; optical receivers; output buffer; photodiode; post-amplifier; transimpedance amplifier;
D O I
10.1109/JSSC.2006.873855
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-speed optical interface circuit for 850-nm optical communication is presented. Photodetector, transimpedance amplifier (TIA); and post-amplifier are integrated in a standard 0.18-mu m 1.8-V CMOS technology. To eliminate the slow substrate carriers, a differential n-well diode topology is used. Device simulations clarify the speed advantage of the proposed diode topology compared to other topologies, but also demonstrate the speed-responsivity tradeoff. Due to the lower responsivity, a very sensitive transimpedance amplifier is needed. At 500 Mb/s, an input power of -8 dBm is sufficient to have a bit error rate of 3.10(-10). Next, the design of a broadband post-amplifier is discussed. The small-signal frequency dependent gain of the traditional and modified Cherry-Hooper stage is analyzed. To achieve broadband operation in the output buffer, so-called "f(T) doublers" are used. For a differential 10 mV(pp) 2(31)-1 pseudo random bit sequence, a bit error rate of 5 . 10(-12) at 3.5 Gb/s has been measured. At lower bit-rates, the bit error rate is even lower: a 1-Gb/s 10-mV(pp) input signal results in a bit error rate of 7 . 10(-14). The TIA consumes 17 mW while the post-amplifier circuit consumes 34 mW.
引用
收藏
页码:1606 / 1614
页数:9
相关论文
共 15 条
[1]   2 NOVEL FULLY COMPLEMENTARY SELF-BIASED CMOS DIFFERENTIAL-AMPLIFIERS [J].
BAZES, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) :165-168
[2]  
CHERRY EM, 1963, P I ELECTR ENG, V110, P375, DOI DOI 10.1049/PIEE.1963.0050
[3]  
DEJONG GW, 2002, IEEE ISSCC, P362
[4]   10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology [J].
Galal, S ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2138-2146
[5]   A 3.5Gbit/s post-amplifier in 0.18 μm CMOS [J].
Hermans, C ;
Steyaert, M .
ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, :431-434
[6]   Two high-speed optical front-ends with integrated photodiodes in standard 0.18μm CMOS [J].
Hermans, C ;
Leroux, P ;
Steyaert, M .
ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, :275-278
[7]  
HERMANS C, 2004, INT S SIGN SYST EL L
[8]  
HOLDENRIED CD, 2003, P EUR SOL STAT CIRC
[9]   A 3-Gb/s optical detector in standard CMOS for 850-nm optical communication [J].
Radovanovic, S ;
Annema, AJ ;
Nauta, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) :1706-1717
[10]   Prospects of CMOS technology for high-speed optical communication circuits [J].
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (09) :1135-1145