Rank-order filter design with a sampled-analog multiple-winners-take-all core

被引:17
作者
Çilingiroglu, U
Dake, LE
机构
[1] Texas A&M Univ, Dept Elect Engn, College Stn, TX 77843 USA
[2] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
nonlinear filters; rank-order filter; sampled analog circuits; winner-take-all;
D O I
10.1109/JSSC.2002.800985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a sampled-analog rank-order filter (ROF) architecture of complexity O (n(2)). It yields a very compact structure because the devices used are essentially of minimum geometry. Its sole active building block being the simple CMOS inverter, the circuit exhibits an excellent low-voltage compatibility. Furthermore, it can support a rail-to-rail common-mode input range. It is inherently fast due to fully parallel signal processing and speed is expected to increase with technological scaling at the same rate as purely digital circuitry. Finally, it supports full programmability of the rank by means of an analog reference voltage. The ROF is based on a pair of multiple-winners-take-all (mWTA) circuits and a set of AND gates. The paper includes a description of the architecture and a detailed analysis of the mWTA. Most relevant design issues are addressed and experimental results obtained from a fabricated ROF are presented.
引用
收藏
页码:978 / 984
页数:7
相关论文
共 8 条
[1]   CELLULAR NEURAL NETWORKS - APPLICATIONS [J].
CHUA, LO ;
YANG, L .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (10) :1273-1290
[2]   A PURELY CAPACITIVE SYNAPTIC MATRIX FOR FIXED-WEIGHT NEURAL NETWORKS [J].
CILINGIROGLU, U .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (02) :210-217
[3]  
Dake TLE, 2000, PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, P482, DOI 10.1109/MWSCAS.2000.951688
[4]   PARALLEL-PROCESSING ARCHITECTURES FOR RANK ORDER AND STACK FILTERS [J].
LUCKE, LE ;
PARHI, KK .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (05) :1178-1189
[5]  
MINCH BA, 2000, P IEEE INT S CIRC SY, V4, P385
[6]   Analog rank extractors [J].
Opris, IE .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1997, 44 (12) :1114-1121
[7]   DIRECT ANALOG RANK FILTERING [J].
URAHAMA, K ;
NAGAO, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (07) :385-388
[8]  
WILSON DM, 1996, P IEEE INT S CIRC SY, V1, P105